# **TE0725LP Test Board**

## Table of contents



## **Key Features**

- Vitis/Vivado 2021.2
- MicroBlaze
- QSPI
- I2C
- UART

## **Revision History**

| Date       | Vivado | Project Built                                                                                                                                                             | Authors              | Description                                                               |
|------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------------------------------------------------------------------|
| 2022-08-31 | 2021.2 | TE0725LP-<br>test_board_noprebui<br>It-vivado_2021.2-<br>build_15_20220831<br>152107.zip<br>TE0725LP-<br>test_board-<br>vivado_2021.2-<br>build_15_20220831<br>152107.zip | Waldemar<br>Hanemann | <ul> <li>2021.2 update</li> <li>Documentation<br/>style update</li> </ul> |
| 2020-04-20 | 2019.2 | TE0725LP-<br>test_board_noprebui<br>lt-vivado_2019.2-<br>build_10_20200420<br>093012.zip<br>TE0725LP-<br>test_board-<br>vivado_2019.2-<br>build_10_20200420<br>092959.zip | John Hartfiel        | • 2019.2 update                                                           |
| 2019-11-19 | 2018.2 | TE0725LP-<br>test_board_noprebui<br>It-vivado_2018.2-<br>build_04_20191119<br>080754.zip<br>TE0725LP-<br>test_board-<br>vivado_2018.2-<br>build_04_20191119<br>080742.zip | John Hartfiel        | <ul> <li>bugfix board<br/>part files clk<br/>settings</li> </ul>          |
| 2018-08-16 | 2018.2 | TE0725LP-<br>test_board-<br>vivado_2018.2-<br>build_02_20180816<br>093341.zip<br>TE0725LP-<br>test_board_noprebui<br>It-vivado_2018.2-<br>build_02_20180816<br>093354.zip | John Hartfiel        | • 2018.2 update                                                           |
| 2018-03-19 | 2017.4 | TE0725LP-<br>test_board-<br>vivado_2017.4-<br>build_07_20180319<br>162005.zip<br>TE0725LP-<br>test_board_noprebui<br>It-vivado_2017.4-<br>build_07_20180319<br>162259.zip | John Hartfiel        | • initial release                                                         |

Design Revision History

# **Release Notes and Know Issues**

| Issues          | Description | Workaround | To be fixed version |
|-----------------|-------------|------------|---------------------|
| No known issues |             |            |                     |
| Known lesues    |             |            |                     |

Known Issues

# Requirements

### Software

| Software | Versio | n Note                                             |
|----------|--------|----------------------------------------------------|
| Vitis    | 2021.2 | needed, Vivado is included into Vitis installation |

Software

#### Hardware

Basic description of TE Board Part Files is available on TE Board Part Files.

Complete List is available on <design name>/board\_files/\*\_board\_files.csv

Design supports following modules:

| Module<br>Model        | Board<br>Part<br>Short<br>Name | PCB<br>Revision<br>Support | DDR | QSPI<br>Flash | ЕММС | Others             | Notes                 |
|------------------------|--------------------------------|----------------------------|-----|---------------|------|--------------------|-----------------------|
| TE0725LP-<br>01-100-2C | 100                            | REV01                      | NA  | 32MB          | NA   | NA                 | 3.3V Input<br>Voltage |
| TE0725LP-<br>01-100-2D | 100                            | REV01                      | NA  | 32MB          | NA   | NA                 | 1.8V Input<br>Voltage |
| TE0725LP-<br>01-100-2L | 100                            | REV01                      | NA  | 32MB          | NA   | NA                 | 1.8V Input<br>Voltage |
| TE0725LP-<br>01-100-2I | 100_2i                         | REV01                      | NA  | 32MB          | NA   | NA                 | 1.8V Input<br>Voltage |
| TE0725LP-<br>01-72C-1  | 100                            | REV01                      | NA  | 32MB          | NA   | NA                 | 3.3V Input<br>Voltage |
| TE0725LP-<br>01-72C-1T | 100                            | REV01                      | NA  | 32MB          | NA   | NA                 | 1.8V Input<br>Voltage |
| TE0725LP-<br>01-72I-1T | 100_2i                         | REV01                      | NA  | 32MB          | NA   | NA                 | 1.8V Input<br>Voltage |
| TE0725LP-<br>01-72C-1U | 100                            | REV01                      | NA  | 32MB          | NA   | NA                 | 1.8V Input<br>Voltage |
| TE0725LP-<br>01-72C-1H | 100                            | REV01                      | NA  | 32MB          | NA   | with<br>hyperflash | 3.3V Input<br>Voltage |

#### Hardware Modules

Design supports following carriers:

| Carrier Model    | Notes |
|------------------|-------|
|                  |       |
| Hardware Carrier |       |

Additional HW Requirements:

| Additional Hardware    | Notes                                                                                                                                                                                                             |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TE0790 JTAG Programmer | Important: Depending on assembly version, it's<br>not possible to supply module via TE0790. If it's<br>possible, it's not recommended to use TE0790 for<br>power supply( TE0790 TRM#PowerandPower-<br>OnSequence) |
| External power supply  | 3.3V or 1.8V depending on assembly variant                                                                                                                                                                        |
| Additional Hardware    |                                                                                                                                                                                                                   |

Additional Hardware

## Content

For general structure and of the reference design, see Project Delivery - AMD devices

### **Design Sources**

| Туре   | Location                                                                                                              | Notes                                                                                                                  |
|--------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| Vivado | <design name="">/block_design<br/><design name="">/constraints<br/><design name="">/ip_lib</design></design></design> | Vivado Project will be generated by TE Scripts                                                                         |
| Vitis  | <design name="">/sw_lib</design>                                                                                      | Additional Software Template<br>for Vitis and apps_list.csv with<br>settings automatically for Vitis<br>app generation |

#### **Design sources**

#### **Additional Sources**

| Туре | Location | Notes |
|------|----------|-------|
|      |          |       |

Additional design sources

#### Prebuilt

| File                                      | File-Extension | Description                                                                               |
|-------------------------------------------|----------------|-------------------------------------------------------------------------------------------|
| BIT-File                                  | *.bit          | FPGA (PL Part) Configuration File                                                         |
| DebugProbes-File                          | *.ltx          | Definition File for Vivado/Vivado<br>Labtools Debugging Interface                         |
| Diverse Reports                           |                | Report files in different formats                                                         |
| Hardware-Platform-<br>Specification-Files | *.xsa          | Exported Vivado Hardware<br>Specification for Vitis and<br>PetaLinux                      |
| LabTools Project-File                     | *.lpr          | Vivado Labtools Project File                                                              |
| MCS-File                                  | *.mcs          | Flash Configuration File with<br>Boot-Image (MicroBlaze or<br>FPGA part only)             |
| MMI-File                                  | *.mmi          | File with BRAM-Location to generate MCS or BIT-File with *. elf content (MicroBlaze only) |
| Software-Application-File                 | *.elf          | Software Application for Zynq or<br>MicroBlaze Processor Systems                          |

Prebuilt files (only on ZIP with prebult content)

### Download

Reference Design is only usable with the specified Vivado/Vitis/PetaLinux version. Do never use different Versions of Xilinx Software for the same Project.

Reference Design is available on:

• TE0725LP "Test Board" Reference Design

## **Design Flow**

A Reference Design is available with and without prebuilt files. It's recommended to use TE prebuilt files for first lunch.

Trenz Electronic provides a tcl based built environment based on Xilinx Design Flow.

See also:

- AMD Development Tools#XilinxSoftware-BasicUserGuides
- Vivado Projects TE Reference Design
- Project Delivery.

The Trenz Electronic FPGA Reference Designs are TCL-script based project. Command files for execution will be generated with "\_create\_win\_setup.cmd" on Windows OS and "\_create\_linux\_setup.sh" on Linux OS.

TE Scripts are only needed to generate the vivado project, all other additional steps are optional and can also executed by Xilinx Vivado/Vitis GUI. For currently Scripts limitations on Win and Linux OS see: Proje ct Delivery Currently limitations of functionality

Caution! Win OS has a 260 character limit for path lengths which can affect the Vivado tools.
 To avoid this issue, use Virtual Drive or the shortest possible names and directory locations
 for the reference design (for example "x:\<project folder>")

1. Run \_create\_win\_setup.cmd/\_create\_linux\_setup.sh and follow instructions on shell:

| _create_win_setup.cmd/_create_linux_setup.sh                                                    |
|-------------------------------------------------------------------------------------------------|
| Run Design with: _create_win_setup<br>Use Design Path: <absolute path="" project=""></absolute> |
| TE Reference                                                                                    |
| Design                                                                                          |
|                                                                                                 |
| (0) Module selection guide, project creationprebuilt export                                     |
| (1) Create minimum setup of CMD-Files and exit Batch                                            |
| (2) Create maximum setup of CMD-Files and exit Batch                                            |
| (3) (internal only) Dev                                                                         |
| (4) (internal only) Prod                                                                        |
| (c) Go to CMD-File Generation (Manual setup)                                                    |
| (d) Go to Documentation (Web Documentation)                                                     |
| (g) Install Board Files from Xilinx Board Store (beta)                                          |
| (a) Start design with unsupported Vivado Version (beta)                                         |
| (x) Exit Batch (nothing is done!)                                                               |
|                                                                                                 |
| Select (ex.:'0' for module selection guide):                                                    |

- Press 0 and enter to start "Module Selection Guide"
   Create project and follow instructions of the product selection guide, settings file will be
  - optional for manual changes: Select correct device and Xilinx install path on "design\_basic\_settings.cmd" and create Vivado project with "vivado\_create\_project\_guimode.cmd"

Note: Select correct one, see also Vivado Board Part Flow ≙

a. Create hardware description file (.xsa file) for PetaLinux project and export to prebuilt folder

| run on Vivado TCL (Script generates design and export files into<br>" <project folder="">\prebuilt\hardware\<short name="">")</short></project> |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| TE::hw_build_design -export_prebuilt                                                                                                            |  |  |
| Using Vivado GUI is the same, except file export to prebuilt folder.                                                                            |  |  |

4. Generate Programming Files with Vitis

| run on Vivado TCL (Script generates applications and bootable files, which are                                              |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|
| defined in "test_board\sw_lib\apps_list.csv")                                                                               |  |  |  |
| TE::sw_run_vitis -all<br>TE::sw_run_vitis (optional; Start Vitis from Vivado GUI or start<br>with TE Scripts on Vivado TCL) |  |  |  |

**(**)



App from Firmware folder will be add into BlockRAM. If you add other app, you must select \*.elf

manually on Vivado

TCL scripts generate also platform project, this must be done manually in case GUI is used. See Vitis

5. (optional) Copy Application (hello\_te0725.elf) from prebuilt-folder into \firmware\microblaze\_0\ and regenerate design with

run on Vivado TCL (Script generates design and export files into "<project

folder>\prebuilt\hardware\<short name>")

TE::hw\_build\_design -export\_prebuilt

### Launch

∕₽

#### **Programming**

Check Module and Carrier TRMs for proper HW configuration before you try any design.

Xilinx documentation for programming and debugging: Vivado/SDK/SDSoC-Xilinx Software Programming and Debugging

#### Get prebuilt boot binaries

- 1. Run \_create\_win\_setup.cmd/\_create\_linux\_setup.sh and follow instructions on shell
- 2. Press 0 and enter to start "Module Selection Guide"
  - a. Select assembly version
  - b. Validate selection
  - c. Select create and open delivery binary folder

#### **QSPI**

- 1. Connect JTAG and power on carrier with module
- Open Vivado Project with "vivado\_open\_existing\_project\_guimode.cmd" or if not created, create with "vivado\_create\_project\_guimode.cmd"

Note: Folder "<project folder>\\_binaries\_<Article Name>" with subfolder "boot\_<app name>" for different applications will be generated

run on Vivado TCL (Script programs .mcs-File on QSPI flash)

```
TE::pr_program_flash -swapp hello_te0725
```

3. Press the reset button to start the application and see the output in the console

#### SD

Not used on this Example.

#### **JTAG**

- 1. Connect JTAG and power on PCB
- 2. Open Vivado HW Manager
- 3. Program FPGA with Bitfile from "prebuilt/hardware/<short dir>/"

### Usage

- 1. Prepare HW like described on section Programming
- 2. Connect UART USB (most cases same as JTAG)
- 3. 1. FPGA Loads Bitfile from Flash

3. Hello Trenz will be run on UART console.

info: Do not reboot, if Bitfile programming over JTAG is used as programming method.

#### a. UART

Open Serial Console (e.g. putty) Hello TE0725 will run on endless loop.

- i. Speed: 9600
- ii. COM Port: Win OS, see device manager, Linux OS see dmesg |grep tty (UART is \*USB1)

| 🛃 COM18 - PuTTY |        |        |     |
|-----------------|--------|--------|-----|
| Hello           | TE0725 | (Loop: | 10) |
| Hello           | TE0725 | (Loop: | 11) |
| Hello           | TE0725 | (Loop: | 12) |
| Hello           | TE0725 | (Loop: | 13) |
| Hello           | TE0725 | (Loop: | 14) |
| Hello           | TE0725 | (Loop: | 15) |
| <b>Vollo</b>    | TEOTOE | (Loop) | 161 |

Power On PCB (Do not restart, if you use Bitfile programming)

# System Design - Vivado

#### **Block Design**



## **Constraints**

#### **Basic module constraints**

```
_i_bitgen_common.xdc
set_property BITSTREAM.GENERAL.COMPRESS TRUE [current_design]
set_property BITSTREAM.CONFIG.CONFIGRATE 66 [current_design]
set_property CONFIG_VOLTAGE 1.8 [current_design]
set_property CFGBVS GND [current_design]
set_property BITSTREAM.CONFIG.SPI_32BIT_ADDR YES [current_design]
set_property BITSTREAM.CONFIG.SPI_BUSWIDTH 4 [current_design]
set_property BITSTREAM.CONFIG.M1PIN PULLNONE [current_design]
set_property BITSTREAM.CONFIG.M2PIN PULLNONE [current_design]
set_property BITSTREAM.CONFIG.M0PIN PULLNONE [current_design]
set_property BITSTREAM.CONFIG.USR_ACCESS TIMESTAMP [current_design]
```

#### **Design specific constraints**

---

## Software Design - Vitis

For SDK project creation, follow instructions from:

Vitis

## Application

Template location: "<project folder>\sw\_lib\sw\_apps\"

#### hello\_te0725

Trenz Hello TE0725 example as endless loop. Output on console. Template location: \sw\_lib\sw\_apps\hello\_te0725 The printed Text can be modified.

## **Additional Software**

No additional software is needed.

# Appx. A: Change History and Legal Notices

### **Document Change History**

To get content of older revision got to "Change History" of this page and select older document revision number.

| Date      | Document Revision | Authors   | Description                                                           |
|-----------|-------------------|-----------|-----------------------------------------------------------------------|
|           |                   |           | <ul> <li>2021.2 update</li> <li>Documentation style update</li> </ul> |
| Error     | Error             | Error     |                                                                       |
| renderi   | renderi           | renderi   |                                                                       |
| ng        | ng                | ng        |                                                                       |
| macro     | macro             | macro     |                                                                       |
| 'page-    | 'page-            | 'page-    |                                                                       |
| info'     | info'             | info'     |                                                                       |
| Ambiguo   | Ambiguo           | Ambiguo   |                                                                       |
| us        | us                | us        |                                                                       |
| method    | method            | method    |                                                                       |
| overload  | overload          | overload  |                                                                       |
| ing for   | ing for           | ing for   |                                                                       |
| method    | method            | method    |                                                                       |
| jdk.      | jdk.              | jdk.      |                                                                       |
| proxy27   | proxy27           | proxy27   |                                                                       |
| 9.\$Proxy | 9.\$Proxy         | 9.\$Proxy |                                                                       |
| 4022#ha   | 4022#ha           | 4022#ha   |                                                                       |
| sConten   | sConten           | sConten   |                                                                       |
| tLevelPe  | tLevelPe          | tLevelPe  |                                                                       |

| rmission   | rmission                              | rmission   |
|------------|---------------------------------------|------------|
|            |                                       |            |
| Cannot     | Cannot                                | Cannot     |
| resolve    | resolve                               | resolve    |
| which      | which                                 | which      |
| method     | method                                | method     |
| to         | to                                    | to         |
| invoke     | invoke                                | invoke     |
| for [null, | for [null,                            | for [null, |
| class      | class                                 | class      |
| java.      | java.                                 | java.      |
| lang.      | lang.                                 | lang.      |
| String,    | String,                               | String,    |
| class      | class                                 | class      |
| com.       | com.                                  | com.       |
| atlassian  | atlassian                             | atlassian  |
|            |                                       |            |
| confluen   | confluen                              | confluen   |
| ce.        | ce.                                   | ce.        |
| pages.     | pages.                                | pages.     |
| Page]      | Page]                                 | Page]      |
| due to     | due to                                | due to     |
| overlapp   | overlapp                              | overlapp   |
| ing        | ing                                   | ing        |
| prototyp   | prototyp                              | prototyp   |
| es         | es                                    | es         |
| between    | between                               | between    |
| :          | :                                     | :          |
| [interfac  | [interfac                             | [interfac  |
| e com.     | e com.                                | e com.     |
| atlassian  | atlassian                             | atlassian  |
|            |                                       |            |
| confluen   | confluen                              | confluen   |
| ce.user.   | ce.user.                              | ce.user.   |
| Conflue    | Conflue                               | Conflue    |
| nceUser    | nceUser                               | nceUser    |
| , class    | , class                               | , class    |
| java.      | java.                                 | java.      |
| lang.      | · · · · · · · · · · · · · · · · · · · |            |
| iung.      | lang.                                 | lang.      |

| String,    | String,   | String,        |                                                        |
|------------|-----------|----------------|--------------------------------------------------------|
| class      | class     | class          |                                                        |
| com.       | com.      | com.           |                                                        |
| atlassian  | atlassian | atlassian      |                                                        |
|            |           |                |                                                        |
| confluen   | confluen  | confluen       |                                                        |
| ce.core.   | ce.core.  | ce.core.       |                                                        |
| Content    | Content   | Content        |                                                        |
| EntityOb   | EntityOb  | EntityOb       |                                                        |
|            |           |                |                                                        |
| ject]      | ject]     | ject]          |                                                        |
| [interfac  | [interfac | [interfac      |                                                        |
| e com.     | e com.    | e com.         |                                                        |
| atlassian  | atlassian | atlassian      |                                                        |
| .user.     | .user.    | .user.         |                                                        |
| User,      | User,     | User,          |                                                        |
| class      | class     | class          |                                                        |
| java.      | java.     | java.          |                                                        |
| lang.      | lang.     | lang.          |                                                        |
| String,    | String,   | String,        |                                                        |
| class      | class     | class          |                                                        |
| com.       | com.      | com.           |                                                        |
| atlassian  | atlassian | atlassian      |                                                        |
|            |           |                |                                                        |
| confluen   | confluen  | confluen       |                                                        |
| ce.core.   | ce.core.  | ce.core.       |                                                        |
| Content    | Content   | Content        |                                                        |
| EntityOb   | EntityOb  | EntityOb       |                                                        |
| ject]      | ject]     | ject]          |                                                        |
|            |           |                |                                                        |
|            |           |                |                                                        |
| 2020-04-20 | v.9       | John Hartfiel  | <ul><li> 2019.2 release</li><li> docu update</li></ul> |
| 2040 44 40 |           | laha Llastfial |                                                        |
| 2019-11-19 | v.8       | John Hartfiel  | <ul> <li>bugfix board part<br/>files</li> </ul>        |
| 2018-08-16 | v.6       | John Hartfiel  | • 2018.2 release                                       |
| 2018-06-05 | v.5       | John Hartfiel  | Typo correction     UART Speed                         |

| 2018-03-19 | v.3 | John Hartfiel        | • 2017.4 release |
|------------|-----|----------------------|------------------|
|            | All |                      |                  |
|            |     |                      |                  |
|            |     | Error                |                  |
|            |     | renderi              |                  |
|            |     | ng                   |                  |
|            |     | macro                |                  |
|            |     | 'page-               |                  |
|            |     | info'                |                  |
|            |     | Ambiguo              |                  |
|            |     | us                   |                  |
|            |     | method               |                  |
|            |     | overload             |                  |
|            |     | ing for              |                  |
|            |     | method               |                  |
|            |     |                      |                  |
|            |     | jdk.                 |                  |
|            |     | proxy27              |                  |
|            |     | 9.\$Proxy<br>4022#ha |                  |
|            |     | sConten              |                  |
|            |     |                      |                  |
|            |     | tLevelPe             |                  |
|            |     | rmission             |                  |
|            |     |                      |                  |
|            |     | Cannot               |                  |
|            |     | resolve              |                  |
|            |     | which                |                  |
|            |     | method               |                  |
|            |     | to                   |                  |
|            |     | invoke               |                  |
|            |     | for [null,           |                  |
|            |     | class                |                  |
|            |     | java.                |                  |
|            |     | lang.                |                  |
|            |     | String,              |                  |
|            |     | class                |                  |
|            |     | com.                 |                  |
|            |     | atlassian            |                  |
|            |     |                      |                  |

confluen ce. pages. Page] due to overlapp ing prototyp es between [interfac e com. atlassian confluen ce.user. Conflue nceUser , class java. lang. String, class com. atlassian confluen ce.core. Content EntityOb ject] [interfac e com. atlassian .user. User, class



Document change history.

### **Legal Notices**

#### **Data Privacy**

Please also note our data protection declaration at https://www.trenz-electronic.de/en/Data-protection-Privacy

### **Document Warranty**

The material contained in this document is provided "as is" and is subject to being changed at any time without notice. Trenz Electronic does not warrant the accuracy and completeness of the materials in this document. Further, to the maximum extent permitted by applicable law, Trenz Electronic disclaims all warranties, either express or implied, with regard to this document and any information contained herein, including but not limited to the implied warranties of merchantability, fitness for a particular purpose or non infringement of intellectual property. Trenz Electronic shall not be liable for errors or for incidental or consequential damages in connection with the furnishing, use, or performance of this document or of any information contained herein.

### **Limitation of Liability**

In no event will Trenz Electronic, its suppliers, or other third parties mentioned in this document be liable for any damages whatsoever (including, without limitation, those resulting from lost profits, lost data or business interruption) arising out of the use, inability to use, or the results of use of this document, any documents linked to this document, or the materials or information contained at any or all such documents. If your use of the materials or information from this document results in the need for servicing, repair or correction of equipment or data, you assume all costs thereof.

## **Copyright Notice**

No part of this manual may be reproduced in any form or by any means (including electronic storage and retrieval or translation into a foreign language) without prior agreement and written consent from Trenz Electronic.

### **Technology Licenses**

The hardware / firmware / software described in this document are furnished under a license and may be used /modified / copied only in accordance with the terms of such license.

## **Environmental Protection**

To confront directly with the responsibility toward the environment, the global community and eventually also oneself. Such a resolution should be integral part not only of everybody's life. Also enterprises shall be conscious of their social responsibility and contribute to the preservation of our common living space. That is why Trenz Electronic invests in the protection of our Environment.

### **REACH, RoHS and WEEE**

#### REACH

Trenz Electronic is a manufacturer and a distributor of electronic products. It is therefore a so called downstream user in the sense of REACH. The products we supply to you are solely non-chemical products (goods). Moreover and under normal and reasonably foreseeable circumstances of application, the goods supplied to you shall not release any substance. For that, Trenz Electronic is obliged to neither register nor to provide safety data sheet. According to present knowledge and to best of our knowledge, no SVHC (Substances of Very High Concern) on the Candidate List are contained in our products. Furthermore, we will immediately and unsolicited inform our customers in compliance with REACH - Article 33 if any substance present in our goods (above a concentration of 0,1 % weight by weight) will be classified as SVHC by the European Chemicals Agency (ECHA).

#### RoHS

Trenz Electronic GmbH herewith declares that all its products are developed, manufactured and distributed RoHS compliant.

#### WEEE

Information for users within the European Union in accordance with Directive 2002/96/EC of the European Parliament and of the Council of 27 January 2003 on waste electrical and electronic equipment (WEEE).

Users of electrical and electronic equipment in private households are required not to dispose of waste electrical and electronic equipment as unsorted municipal waste and to collect such waste electrical and electronic equipment separately. By the 13 August 2005, Member States shall have ensured that systems are set up allowing final holders and distributors to return waste electrical and electronic equipment at least free of charge. Member States shall ensure the availability and accessibility of the necessary collection facilities. Separate collection is the precondition to ensure specific treatment and recycling of waste electrical and electronic equipment and is necessary to achieve the chosen level of protection of human health and the environment in the European Union. Consumers have to actively contribute to the success of such collection and the return of waste electrical and electronic equipment. Presence of hazardous substances in electrical and electronic equipment results in potential effects on the environment and human health. The symbol consisting of the crossed-out wheeled bin indicates separate collection for waste electrical and electronic equipment.

Trenz Electronic is registered under WEEE-Reg.-Nr. DE97922676.

Error rendering macro 'page-info'

Ambiguous method overloading for method jdk.

proxy279.\$Proxy4022#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence.pages.Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject]