...
CPLD Device: LCMX02-1200HC. CC703S is minimum startup design.
...
Name / opt. VHD Name | Direction | Pin | Description |
---|---|---|---|
ACBUS4 | 141 | / currently_not_used | |
ACBUS5 | 140 | / currently_not_used | |
ADBUS4 | 143 | / currently_not_used | |
ADBUS7 | 142 | / currently_not_used | |
BCBUS0 | 122 | / currently_not_used | |
BCBUS1 | 121 | / currently_not_used | |
BDBUS2 | 133 | / currently_not_used | |
BDBUS3 | 132 | / currently_not_used | |
BDBUS4 | 128 | / currently_not_used | |
BDBUS5 | 127 | / currently_not_used | |
BDBUS6 | 126 | / currently_not_used | |
BDBUS7 | 125 | / currently_not_used | |
CM0 | in | 76 | DIP-S2 / used as JTAG Selection |
CM1 | 75 | / currently_not_used | |
E_SD_CMD | 110 | / currently_not_used | |
E_SD_DAT0 | 106 | / currently_not_used | |
E_SD_DAT1 | 107 | / currently_not_used | |
E_SD_DAT2 | 112 | / currently_not_used | |
E_SD_DAT3 | 111 | / currently_not_used | |
E_SD_SCLK | 109 | / currently_not_used | |
EN1 | out | 81 | B2B Power Enable |
FL_0 | 28 | LED (D3-red) / currently_not_used / not connected on REV02,REV03,REV04 | |
FL_1 | 27 | LED (D4-green) / currently_not_used / not connected on REV02,REV03,REV04 | |
FT_B_RX | out | 138 | FTDI UART |
FT_B_TX / BDBUS0 | in | 139 | FTDI UART |
JTAGEN | 120 | Enable JTAG access to CPLD for Firmware update (zero: normal IOs, one: CPLD JTAG access). Selectable over S2-3 | |
M_TCK | in | 131 | JTAG from/to FTDI |
M_TDI | in | 136 | JTAG from/to FTDI |
M_TDO | out | 137 | JTAG from/to FTDI |
M_TMS | in | 130 | JTAG from/to FTDI |
MIO0 | in | 94 | DIP-S4 and B2B Pin / used as Boot Mode |
MIO10 | 98 | / currently_not_used | |
MIO11 | 97 | / currently_not_used | |
MIO12 | in | 100 | B2B-Module UART2 TX |
MIO13 | out | 99 | B2B-Module UART2 RX |
MIO14 | out | 105 | B2B-Module UART RX |
MIO15 | in | 95 | B2B-Module UART TX |
MIO9 | 96 | / currently_not_used | |
MODE | out | 83 | Boot Mode Pin. Switch Boot mode of Module (depends on module) |
NOSEQ | 78 | / currently_not_used | |
PGOOD | 82 | / currently_not_used | |
PHY_LED1 | 86 | / currently_not_used | |
PHY_LED1R | 92 | / currently_not_used | |
PHY_LED2 | 85 | / currently_not_used | |
PHY_LED2R | 91 | / currently_not_used | |
PROGMODE | out | 104 | Enable B2B Module JTAG access to CPLD for Firmware update |
RESIN | out | 119 | Module Reset Pin on B2B connector |
S1 | in | 114 | Push Button / Used as module Reset |
SD_CD | 93 | / currently_not_used / not connected on REV02,REV03,REV04 | |
SD_SEL | 113 | / currently_not_used | |
TCK_B | out | 1 | JTAG from/to Module |
TDI_B | out | 3 | JTAG from/to Module |
TDO_B / C_TDO | in | 2 | JTAG from/to Module |
TMS_B | out | 4 | JTAG from/to Module |
ULED1 / LED1 | out | 117 | LED (D1-red) |
ULED2 / LED2 | out | 115 | LED /D2-green) |
USB_OC | 73 | / currently_not_used | |
X0 | 39 | / currently_not_used | |
X1 | 38 | / currently_not_used | |
X10 | 49 | / currently_not_used | |
X11 | 50 | / currently_not_used | |
X12 | 52 | / currently_not_used | |
X13 | 54 | / currently_not_used | |
X14 | 55 | / currently_not_used | |
X15 | 56 | / currently_not_used | |
X16 | in | 59 | UART2 on VG connector J2 |
X17 | out | 60 | UART2 on VG connector J2 |
X2 | 40 | / currently_not_used | |
X3 | 41 | / currently_not_used | |
X4 | 42 | / currently_not_used | |
X5 | 43 | / currently_not_used | |
X6 | 44 | / currently_not_used | |
X7 | 45 | / currently_not_used | |
X8 | 47 | / currently_not_used | |
X9 | 48 | / currently_not_used |
...
JTAG signals routed directly through the CPLD to module in B2B connector. Access between CPLD and module can be multiplexed via JTAGEN (logical one for CPLD, logical zero for module).
TE0703 CPLD can be select with JTAGEN (DIP-S2-3).
Module FPGA/CPLD access can be switched with PROGMODE which is driven by CMD0 (DIP-S2-2).CMD0 is pulled up with CPLD.
S2-2 | S2-3 | PROGMODE | JTAGEN | Description |
---|---|---|---|---|
OFF | OFF | 1 | 1 | access to TE0703 CPLD |
OFF | ON | 1 | 0 | access to CPLD of B2B Module |
ON | OFF | 0 | 1 | access to TE0703 CPLD |
ON | ON | 0 | 0 | access to FPGA of B2B Module |
EN1 is set to one.
RESIN is driven by S1 (Push Button).
MODE Pin is sourced by MIO. MIO0 connected DIP S2-4 and B2B connector. MIO is pulled up with CPLD and can be set to GND via DIP.
S2-4 | MIO0 | Description |
---|---|---|
ON | 0 | def. SD-CARD Boot(for Zynq Modules) |
OFF | 1 | def. QSPI-Flash |
Primary UART:
MIO14 is driven by BDBUS0 (FTDI RX).
BDBUS1 (FTDI TX) is driven by MIO14 .
Secondary UART:
MIO13 is driven by X16.
X17 is driven by MIO12.
LED | Description |
---|---|
LED1 (D1-red) | ON, if CMD0=1 else not FTDI_RXD |
LED2 (D2-green) | ON, if CMD0=1 else not FTDI_TXD |
...