Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

U27(TPS3106) or nRST_IN can reset Zynq.

UART

MIO8 MIO14 is connected to CONFIGX.

BOOTMODE is connected to MIO9MIO15.

RGPIO (beta)

RGPIO Master is a 32Bit Remote GPIO Interface to talk with FPGA over 3 lanes. System need RGPIO IP on FPGA side.

  • RGPIO CLK is  FPGA_CPLD1 (up to 50MHz).
  • Output is FPGA_CPLD2
  • Input is FPGA_CPLD3
RGPIO from FPGAValueDescription
0...19Connected to EXT_IO(even numbers), if RGPIO is activated. , otherwise EXTIO is high impedance
20...23Connected to RGPIO in 20...23, if RGPIO is activated.
24...27reservedReserved
28...31activation Activation code from FPGA. Must match "1010"
RGPIO to FPGADescription
0...19Connected to EXT_IO(odd numbers)
20...23RGPIO out 20...23 from FPGA, if RGPIO is activated, otherwise zero
24...27reservedReserved
28...31activation Activation code from to FPGA. Must match "1010"


LED

...

DateDocument RevisionCPLD Firmware RevisionSupported PCB RevisionAuthorsDescription

Page info
modified-date
modified-date
dateFormatyyyy-MM-dd

Page info
current-version
current-version
prefixv.



REV01REV01

Page info
modified-user
modified-user

Work in progress


  • typo correction

v.9REV01REV01John Hartfiel
  • Revision 01 finished
2018-05-28

v.1

REV01REV01

Page info
created-user
created-user

  • Initial release

All

Page info
modified-users
modified-users


...