Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

Page properties
hiddentrue
idComments

Note for Download Link of the Scroll ignore macro:


Scroll Ignore

Download PDF version of this document.


Scroll pdf ignore

Table of Contents

Table of Contents

Overview

The Trenz Electronic TE0xxx-xx ... is an industrial-grade ... module ... based on Xilinx ...

Refer to http://trenz.org/tec0850-info for the current online version of this manual and other available documentation.

...

hiddentrue
idComments

Notes :

...

short description of the PCB

Short Link of the wiki resources reference:

TE0716 is a commercial-grade* SoM (System on Module) based on Xilinx Zynq-7000 SoC XC7Z020*, with 1GB of DDR3L-1600 SDRAM*, 32MB of SPI flash memory, 10x 12-Bit Low Power SAR ADCs, 512Kb Serial EEPROM, Gigabit Ethernet PHY transceiver, an USB PHY transceiver, a single chip USB 2.0 to UART/JTAG Interface (Xilinx License included), and powerful switching-mode power supplies for all on-board voltages. A large number of configurable I/Os are provided via rugged high-speed board-to-board connectors.

...

Refer to 

http://trenz.org/te0716-info for the current online version of this manual and other available documentation.

Notes: * standard values but depends on assembly version. Additional assembly options are available for cost or performance optimization upon request.

Page properties
hiddentrue
idComments

Notes :

Key Features

Page properties
hiddentrue
idComments

Note:
 'description: Important components and connector or other Features of the module
→ please sort and indicate assembly options

Key Features'  must be split into 6 main groups for modules and mainboards:

  • SoC/FPGA
    • Package: SFVC784
    • Device: ZU2...ZU5*
    • Engine: CG, EG, EV*
    • Speed: -1LI, -2LE,*, **
    • Temperature: I, E,*, **
  • RAM/Storage
    • Low Power DDR4 on PS
      • Data width: 32bit
      • Size: def. 2GB*
      • Speed:***
    • eMMC
      • Data width: 8Bit
      • size: def. 8GB *
    • QSPI boot Flash in dual parallel mode (size depends on assembly version)
      • Data width: 8bit
      • size: def. 128MB *
    • HyperRAM/Flash (optional, default not assembled)
      • size:*
    • MAC address serial EEPROM with EUI-48™ node identity (Microchip 24AA025E48)
  • On Board
    • Lattice LCMXO2
    • PLL SI5338
    • Gigabit Ethernet transceiver PHY (Marvell Alaska 88E1512)
    • Hi-speed USB2 ULPI transceiver with full OTG support (Microchip USB3320C)
  • Interface
    • 132 x HP PL I/Os (3 banks)
    • ETH
    • USB
    • 4 GTR (for USB3, Sata, PCIe, DP)
    • MIO for UART
    • MIO for SD
    • MIO for PJTAG
    • JTAG
    • Ctrl
  • Power
    • 3.3V-5V Main Input
    • 3.3V Controller Input
    • Variable Bank IO Power Input
  • Dimension
    • 4 cm x 5 cm
  • Notes
    • * depends on assembly version
    • ** also non low power assembly options possible
    • *** depends on used U+ Zynq and DDR4 combination


Key Features'  must be split into 6 main groups for carrier:

  • Modules
    • TE0808, TE807, TE0803,...
  • RAM/Storage
    • E.g. SDRAM, SPI
  • On Board
    • E.g. CPLD, PLL
  • Interface
    • E.g. ETH, USB, B2B, Display port
  • Power
    • E.g. Input supply voltage
  • Dimension


  • <Replace for module use "SoC/FPGA" for Carrier "Modules">
    • Package: CLG484
    • Device: Xilinx Z-7020
    • Speed: -1 *
    • Temperature: C grade *.
    • ...
  • RAM/Storage
    • ...
  • On Board
    • ...
  • Interface
    • ...
  • Power
    • ...
  • Dimension
    • ...
  • Notes
    • ...

Block Diagram

...

hiddentrue
idComments

add drawIO object here.

Note

For more information regarding how to draw a diagram, Please refer to "Diagram Drawing Guidline" .

...

anchorFigure_OV_BD
titleTExxxx block diagram
Scroll Ignore

Create DrawIO object here: Attention if you copy from other page, objects are only linked.

Scroll Only

image link to the generate DrawIO PNG file of this page. This is a workaround until scroll pdf export bug is fixed

    • Low Power DDR3 SDRAM on PS
      • Data width: 32bit
      • Size: def. 1GB *
      • Speed: 1600 Mbps **
    • QSPI boot Flash
      • Data width: 4bit
      • size: 32MB *
    • MAC address serial EEPROM with EUI-48™ node identity (Microchip 24AA025E48).
    • 512Kb user MAC address serial EEPROM.
  • On Board
    • 10x 12-Bit Low Power SAR ADCs up to 2 MSPS (NCD98011).
    • Low Power Oscillators.
    • Gigabit Ethernet PHY transceiver (Marvell Alaska 88E1512).
    • High-Speed USB 2.0 ULPI transceiver with full OTG support (Microchip USB3320C).
    • Single chip High-Speed USB 2.0 to UART/JTAG Interface (Xilinx License included) (FTDI FT2232H).
    • 2x User RGB LEDs (Green), LED FPGA "Done" (Green).
    • 2x Tactile Switches (User), 1 x Tactile Switche (Reset).
  • Interface
    • 120x HR PL I/Os (3 banks).
    • 2x PS MIOs (shared with UART TX/RX ZYNQ-FTDI).
    • 1 Gbps RGMII Ethernet interface.
    • High Speed USB 2.0 ULPI with full OTG support.
    • High Speed USB 2.0 to UART/JTAG interface, including microUSB-B connector.
    • microSD™
    • JTAG
  • Power
    • On-board high-efficiency DC-DC converters for all voltages used.
  • Dimension
    • 65 x 45 mm
  • Notes
    • * depends on assembly version
    • ** depends on used Zynq and DDR3 combination

Block Diagram

Page properties
hiddentrue
idComments

add drawIO object here.

Main Components

Page properties
hiddentrue
idComments

Notes :

  • Picture of the PCB (top and bottom side) with labels of important components
  • Add List below

    Note

    For more information regarding how to add board photoesdraw a diagram, Please refer to "Diagram Drawing Guidline" .


    ...

    Scroll Title
    anchorFigure_OV_MCBD
    titleTExxxx main componentsTE0716-01 block diagram


    Scroll Ignore

    Create DrawIO object here: Attention if you copy from other page, objects are only linked.

    Scroll Only

    image link to the generate DrawIO PNG file of this page. This is a workaround until scroll pdf export bug is fixed

    1. ...
    2. ...
    3. ...

    ...

    draw.io Diagram
    borderfalse
    diagramNameDB-TE0716-01
    simpleViewerfalse
    width
    linksauto
    tbstylehidden
    diagramDisplayName
    lboxtrue
    diagramWidth641
    revision19


    Scroll Only

    Image Added



    Main Components

    Page properties
    hiddentrue
    idComments

    Notes :

    Only components like EEPROM, QSPI flash can be initialized by default at manufacture.

    If there is no components which might have initial data ( possible on carrier) you must keep the table empty

    • Picture of the PCB (top and bottom side) with labels of important components
    • Add List below


    Note

    For more information regarding how to add board photoes, Please refer to "Diagram Drawing Guidline" .



    Scroll Title
    anchorTableFigure_OV_IDSMC
    titleInitial delivery state of programmable devices on the moduleTE0716-01 main components


    scroll-
    tablelayout
    ignore
    orientation

    draw.io Diagram

    portrait

    border

    sortDirection

    false

    ASC
    repeatTableHeadersdefault
    stylewidths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Storage device name

    Content

    Notes

    Quad SPI Flash

    EEPROMSystem Controller CPLD

    Configuration Signals

    Page properties
    hiddentrue
    idComments
    • Overview of Boot Mode, Reset, Enables.

    ...

    anchorTable_OV_BP
    titleBoot process.

    ...

    MODE Signal State

    ...

    anchorTable_OV_RST
    titleReset process.

    ...

    Signal

    ...

    Signals, Interfaces and Pins

    Page properties
    hiddentrue
    idComments

    Notes :

    • For carrier or stand-alone boards use subsection for every connector type (add designator on description, not on the subsection title), for example:
      • SD
      • USB
      • ETH
      • FMC
      • ...
    • For modules which needs carrier use only classes and refer to B2B connector if more than one is used, for example
      • JTAG
      • UART
      • I2C
      • MGT
      • ...

    Board to Board (B2B) I/Os

    FPGA bank number and number of I/O signals connected to the B2B connector:

    ...

    anchorTable_SIP_B2B
    titleGeneral PL I/O to B2B connectors information

    ...

    diagramNameMC-TE0716-01
    simpleViewerfalse
    width
    linksauto
    tbstylehidden
    diagramDisplayName
    lboxtrue
    diagramWidth641
    revision18



    Scroll Only

    Image Added



    1. Xilinx Zynq XC7Z SoC, U5 (Top)
    2. 4Gbit DDR3/L SDRAM, U13 (Top)
    3. 4Gbit DDR3/L SDRAM, U12 (Top)
    4. 32MByte Quad SPI Flash memory, U7 (Top)
    5. 2Kbit MAC address serial EEPROM with EUI-48TM node identity, U24 (Top)
    6. 512Kb Serial EEPROM memory, U21 (Top)
    7. 10x 12-Bit Low Power SAR ADCs, U1..U4, U10, U11, U15..U17, U19 (Top)
    8. High-speed USB 2.0 ULPI transceiver, U18 (Top)
    9. Single chip USB Interface 2.0 to UART / JTAG, U39 (Top)
    10. MicroUSB-B connector, J13 (Top)
    11. Low-power oscillator @ 12.000000MHz (OSCI-FTDI), U41 (Top)
    12. Low-power oscillator @ 25.000000MHz (ETH-CLK), U9 (Top)
    13. LED FPGA "Done" (Green) D3 (Top)
    14. User RGB LED 1 D4 (Top)
    15. User RGB LED 2 D5 (Top)
    16. Tactile Switch (User), S1 (Top)
    17. Tactile Switch (User), S2 (Top)
    18. Tactile Switch (Reset), S3 (Top)
    19. 5A Synchronous Buck DC-DC Converter (1V), U37 (Top)
    20. 2A Synchronous Buck DC-DC Converter (3.3V), U46 (Top)
    21. 2A Synchronous Buck DC-DC Converter (1.8V), U45 (Top)
    22. 2A Synchronous Buck DC-DC Converter (1.5V), U43 (Top)
    23. 250mA Ultra-Low Noise LDO Regulator (3.3V_ADC Digital I/O supply), U23 (Top)
    24. 250mA Ultra-Low Noise LDO Regulator (ADC_VAA Analog supply/reference, 3.3V), U38 (Top)
    25. Gigabit Ethernet PHY transceiver, U8 (Bottom)
    26. Low-power oscillator @ 33.333333MHz (PS-CLK), U6 (Bottom)
    27. 3A Sink/Source DDR Termination Regulator (VTT/VTTREF, 0.75V), U47 (Bottom)
    28. Card Connector microSD™, J2 (Bottom)
    29. 2x60 positions high speed/density plug connector, JP1 (Bottom)
    30. 2x60 positions high speed/density plug connector, JP2 (Bottom)


    Initial Delivery State

    Page properties
    hiddentrue
    idComments

    Notes :

    Only components like EEPROM, QSPI flash can be initialized by default at manufacture.

    If there is no components which might have initial data ( possible on carrier) you must keep the table empty


    Scroll Title
    anchorTable_SIPOV_JTGIDS
    titleJTAG pins connectionInitial delivery state of programmable devices on the module

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    JTAG Signal

    B2B Connector

    TMSTDITDOTCKJTAG_EN

    ...

    Storage device name

    IC Designator

    Content

    Notes

    Quad SPI Flash

    U7Empty

    -

    512Kb Serial EEPROMU21Empty

    -

    2Kb 24AA025E48 EEPROMU24Pre-programmed globally unique, 48-bit node address (MAC).-
    4Kb M93C66-R EEPROMU40Xilinx JTAG Programmer LicenseFor FTDI IC only (U39).



    Configuration Signals

    you must fill the table below with group of MIOs which are connected to a specific components or peripherals, you do not have to specify pins in B2B, Just mention which B2B is connected to MIOs. The rest is clear in the Schematic.

    Example:

    QSPI
    Page properties
    hiddentrue
    idComments
    MIO PinConnected toB2BNotes
    MIO12...14

    SPI_CS , SPI_DQ0... SPI_DQ3

    SPI_SCK

    J2
    • Overview of Boot Mode, Reset, Enables.

    Boot process.

    The TE0716 supports QSPI and SD Card boot modes, which is controlled by the insertion of the SD card before powering on.

    Scroll Title
    anchorTable_SIPOV_MIOsBP
    titleMIOs pinsBoot process.

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    MIO PinConnected toB2BNotes

    Test Points

    ...

    hiddentrue
    idComments

    you must fill the table below with group of Test Point which are indicated as TP in a schematic. If there is no Test Point remarked in the schematic, delet the Test Point section.

    Example:

    SD Card State

    Boot ModeNotes

    SD card inserted

    SD Card (J2)

    -
    SD card not presentQSPI (U7)-



    Reset process.

    The nRST signal active low reset input, forces PS_POR_B to apply a master reset of the entire Zynq. This reset could be manually done by pressing a switch. This signal could be also reached by a B2B large connector.

    This nRST signal (active low) is also held until all FPGA power supplies set their Power Good signals.

    Furthermore, if the FPGA core voltage drops under 0.84V or the 3.3V power supply drops to 2.94V or less, this nRST signal is also activated by the Voltage Monitor.

    See more about the Power-on Reset (PS_POR_B) signal in the “Zynq-7000 SoC Technical Reference Manual” (“UG585”).

    ...

    Scroll Title
    anchorTable_SIPOV_TPsRST
    titleTest Points InformationReset process.

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Test PointSignalConnected toNotes

    ...

    Signal

    B2BI/ONote

    nRST

    JP2-4--
    nRST-S3-


    Signals, Interfaces and Pins

    Page properties
    hiddentrue
    idComments

    Notes :

    • add subsection for every component which is important for designFor carrier or stand-alone boards use subsection for every connector type (add designator on description, not on the subsection title), for example:
      • Two 100 Mbit Ethernet Transciever PHYSD
      • USB PHY
      • Programmable Clock GeneratorETH
      • Oscillators
      • eMMCs
      • RTC
      • FTDI
      • FMC
      • ...
      • DIP-Switches
      • Buttons
      • LEDs
    Page properties
    hiddentrue
    idComments

    Notes :

    In the on-board peripheral table "chip/Interface" must be linked to the corresponding chapter or subsection

    • For modules which needs carrier use only classes and refer to B2B connector if more than one is used, for example
      • JTAG
      • UART
      • I2C
      • MGT
      • ...

    Board to Board (B2B)

    FPGA IOs

    Zynq SoC's I/O banks signals connected to the B2B connectors:

    Scroll Title
    anchorTable_SIP_B2B
    titleGeneral PS-PL I/O to B2B connectors information
    Scroll Title
    anchorTable_OBP
    titleOn board peripherals

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Chip/InterfaceDesignatorNotes

    Quad SPI Flash Memory

    Page properties
    hiddentrue
    idComments

    Notes :

    Minimum and Maximum density of quad SPI flash must be mentioned for other assembly options.

    FPGA BankB2B ConnectorI/O Signal CountVoltage LevelNotes
    MIO 500JP123.3V-
    HR 35JP1483.3V-
    HR 13JP2503.3V-
    HR 33JP2223.3V-



    JTAG Interface

    JTAG access to the TE0716 SoM through B2B connector JP2. The TE0716 is also provided with a FTDI USB-to-JTAG adapter connected to the MicroUSB connector J13, but ONLY ONE connection for JTAG should be used at the time!.

    Scroll Title
    anchorTable_SIP_JTG
    titleJTAG pins connection
    Scroll Title
    anchorTable_OBP_SPI
    titleQuad SPI interface MIOs and pins

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    MIO PinSchematicU?? PinNotes

    ...

    JTAG Signal

    B2B Connector

    Notes
    TMSJP2-73.3V Voltage level. Also Connected to U39 (FTDI)
    TDIJP2-113.3V Voltage level. Also Connected to U39 (FTDI)
    TDOJP2-103.3V Voltage level. Also Connected to U39 (FTDI)
    TCK

    JP2-8

    3.3V Voltage level. Also Connected to U39 (FTDI)

    VREF_JTAGJP2-5Module Vout


    UART Interface

    The TE0716 provides UART access to the TE0716 SoM through B2B connector JP1. The TE0716 is also equipped with a FTDI USB-to-UART adapter connected to the MicroUSB connector J13, but ONLY ONE connection for UART should be used at the time! (please read "Notes" in the following table). The UART interface is connected to the Zynq UART PS (UART 0).

    Designator
    Scroll Title
    anchorTable_SIP_UART
    titleUART pins connection

    scroll-

    Scroll Title
    anchorTable_OBP_RTC
    titleI2C interface MIOs and pins
    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    stylewidths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue
    MIO PinSchematicU? PinNotes
    Scroll Title
    anchorTable_OBP_I2C_RTC
    titleI2C Address for RTC

    scroll-tablelayout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    UART Signal

    B2B Connector

    MIO PinI2C Address

    Notes

    ...

    anchorTable_OBP_EEP
    titleI2C EEPROM interface MIOs and pins
    UART_TX_ZYNQJP1-703.3V Voltage level. Also Connected to FTDI through U36. To use this signal from B2B connector, "UART_OB_DISABLE" (JP1-11) must be "High".
    UART_RX_ZYNQJP1-713.3V Voltage level. Also Connected to FTDI through U36. To use this signal from B2B connector, "UART_OB_DISABLE" (JP1-11) must be "High".


    USB Interface

    ...

    anchorTable_OBP_I2C_EEPROM
    titleI2C address for EEPROM

    ...

    The TE0716 provides USB access to the TE0716 SoM through B2B connector JP2. The USB interface is connected later to the Zynq UART PS (USB 0), by using a USB PHY.


    Scroll Title
    anchorTable_OBPSIP_LEDUSB
    titleOn-board LEDsUSB pins connection

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    USB Signal

    Designator

    B2B Connector

    ColorConnected toActive LevelNote

    DDR3 SDRAM

    Page properties
    hiddentrue
    idComments

    Notes :

    Minimum and Maximum density of DDR3 SDRAM must be mentioned for other assembly options. (pay attention to supported address length for DDR3)

    The TE???? SoM has ??? GByte volatile DDR3 SDRAM IC for storing user application code and data.

    • Part number: 
    • Supply voltage:
    • Speed: 
    • NOR Flash
    • Temperature: 

    Ethernet

    ...

    anchorTable_OBP_ETH
    titleEthernet PHY to Zynq SoC connections
    Notes
    USB_OTG_D_ PJP2-643.3V Voltage level.
    USB_OTG_D_ NJP2-653.3V Voltage level.
    USB_OTG_IDJP2-663.3V Voltage level.
    USB_VBUS_E NJP2-673.3V Voltage level.
    USB_VBUSJP2-68

    Max. voltage: 5.5V


    ETH Interface

    ...

    The TE0716 provides ETH access to the TE0716 SoM through B2B connector JP1. The ETH interface is connected later to the Zynq Ethernet PS (Ethernet 0), by using a ETH PHY.


    Scroll Title
    anchorTable_OBPSIP_CANETH
    titleCAN Tranciever interface MIOsETH pins connection

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    ETH Signal

    Bank

    B2B Connector

    SchematicU?? PinNotesD-TxDriver InputR-RxReciever Output

    ...

    Notes

    PHY_MDI0_P

    PHY_MDI0_ N

    JP1-5

    JP1-4

    3.3V Voltage level.

    PHY_MDI1_P

    PHY_MDI1_ N

    JP1-7

    JP1-8

    3.3V Voltage level.

    PHY_MDI2_P

    PHY_MDI2_ N

    JP1-68

    JP1-67

    3.3V Voltage level.

    PHY_MDI3_P

    PHY_MDI3_ N

    JP1-65

    JP1-64

    3.3V Voltage level.


    ADC Interface

    The analog inputs of the ADCs are connected to B2B connector JP1.

    Scroll Title
    anchorTable_SIP_ADCs
    titleADCs pins connection

    Scroll Table Layout
    orientationportrait
    sortDirection

    Scroll Title
    anchorTable_OBP_CLK
    titleOsillators

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Designator

    ADC Signal

    Description

    B2B Connector

    Frequency
    Notes
    NoteMHzMHzKHz

    Programmable Clock Generator

    There is a programmable clock generator on-board (U??) provided in order to generate variable clocks for the module. Programming can be done using I2C via PIN header J??.  The I2C Address is 0x??.

    ...

    anchorTable_OBP_PCLK
    titleProgrammable Clock Generator Inputs and Outputs

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    ...

    IN0

    ...

    XAXB

    ...

    Power and Power-On Sequence

    ...

    hiddentrue
    idComments

    In 'Power and Power-on Sequence' section there are three important digrams which must be drawn:

    • Power on-sequence
    • Power distribution
    • Voltage monitoring circuit
    Note

    For more information regarding how to draw diagram, Please refer to "Diagram Drawing Guidline" .

    ADC0_P
    ADC0_N
    JP1-106..107

    SAR ADC, U1.
    3.3V Max. Voltage on any pin.

    ADC1_P
    ADC1_N
    JP1-46..47

    SAR ADC, U3.
    3.3V Max. Voltage on any pin.

    ADC2_P
    ADC2_N
    JP1-109..110

    SAR ADC, U10.
    3.3V Max. Voltage on any pin.

    ADC3_P
    ADC3_N
    JP1-49..50

    SAR ADC, U15.
    3.3V Max. Voltage on any pin.

    ADC4_P
    ADC4_N
    JP1-112..113

    SAR ADC, U17.
    3.3V Max. Voltage on any pin.

    ADC5_P
    ADC5_N
    JP1-52..53

    SAR ADC, U2.
    3.3V Max. Voltage on any pin.

    ADC6_P
    ADC6_N
    JP1-115..116

    SAR ADC, U4.
    3.3V Max. Voltage on any pin.

    ADC7_P
    ADC7_N
    JP1-55..56

    SAR ADC, U11.
    3.3V Max. Voltage on any pin.

    ADC8_P
    ADC8_N
    JP1-118..119

    SAR ADC, U16.
    3.3V Max. Voltage on any pin.

    ADC9_P
    ADC9_N
    JP1-58..59

    SAR ADC, U19.
    3.3V Max. Voltage on any pin.


    PWM Interface

    The PWM signals are connected to B2B connector JP2. All this digital signals are connected to PL Bank 33 (except for PWM_6_H  and PWM_6_L which are connected to PL Bank 13). These signals could be also used as normal single ended I/Os.

    Scroll Title
    anchorTable_SIP_PWMs
    titlePWMs pins connection

    Power Supply

    Power supply with minimum current capability of xx A for system startup is recommended.

    Power Consumption

    Scroll Title
    anchorTable_PWR_PC
    titlePower Consumption

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Power Input PinTypical Current
    VINTBD*

    * TBD - To Be Determined

    Power Distribution Dependencies

    PWM Signal

    B2B Connector

    Notes
    PWM_0_H         JP2-103 3.3V Max. Voltage on any pin.
    PWM_0_L         JP2-1043.3V Max. Voltage on any pin.
    PWM_1_H         JP2433.3V Max. Voltage on any pin.
    PWM_1_L         JP2-443.3V Max. Voltage on any pin.
    PWM_10_H        JP2-1183.3V Max. Voltage on any pin.
    PWM_10_L        JP2-1193.3V Max. Voltage on any pin.
    PWM_11_H        JP2-583.3V Max. Voltage on any pin.
    PWM_11_L        JP2-593.3V Max. Voltage on any pin.
    PWM_2_H         JP2-1063.3V Max. Voltage on any pin.
    PWM_2_L         JP2-1073.3V Max. Voltage on any pin.
    PWM_3_H         JP2-463.3V Max. Voltage on any pin.
    PWM_3_L         JP2-473.3V Max. Voltage on any pin.
    PWM_4_H         JP2-1093.3V Max. Voltage on any pin.
    PWM_4_L         JP2-1103.3V Max. Voltage on any pin.
    PWM_5_H         JP2-493.3V Max. Voltage on any pin.
    PWM_5_L         JP2-503.3V Max. Voltage on any pin.
    PWM_6_H         JP2-1123.3V Max. Voltage on any pin.
    PWM_6_L         JP2-113 3.3V Max. Voltage on any pin.
    PWM_7_H         JP2-52 3.3V Max. Voltage on any pin.
    PWM_7_L         JP2-533.3V Max. Voltage on any pin.
    PWM_8_H         JP2-1153.3V Max. Voltage on any pin.
    PWM_8_L         JP2-1163.3V Max. Voltage on any pin.
    PWM_9_H         JP2-553.3V Max. Voltage on any pin.
    PWM_9_L         JP2-563.3V Max. Voltage on any pin.


    Micro USB -JTAG/UART

    A microUSB-B connector (J13) is connected to the FTDI. It provides the ability to communicate to the PL FPGA via JTAG, as well as to the PS UART (UART 0).

    Caution: because the TE0716 also provides UART and JTAG access to the FPGA through B2B connectors JP1 and JP2 respectively, ONLY ONE connection for UART, and ONLY ONE connection for JTAG, should be used at the time! (please read "UART Interface" and "JTAG Interface" above in the "Board to Board (B2B)" Section).

    Micro SD Socket

    A microSD™ card connector (J2) is connected via U35 (SD/SDIO Multiplexer - Level Translator) to Zynq PS (Bank501/SDIO 0). It is a Push-On/Push-Off socket type, and work with a voltage level of 3.3V.

    MIO Pins

    Page properties
    hiddentrue
    idComments

    you must fill the table below with group of MIOs which are connected to a specific components or peripherals, you do not have to specify pins in B2B, Just mention which B2B is connected to MIOs. The rest is clear in the Schematic.

    Example:

    MIO PinConnected toB2BNotes
    MIO12...14

    SPI_CS , SPI_DQ0... SPI_DQ3

    SPI_SCK

    J2QSPI


    PS MIO banks 500/501 signal connections to interface.

    Scroll Title
    anchorTable_SIP_MIOs
    titleMIOs pins

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    MIO PinConnected toB2BNotes
    1..6

    SPI-CS , SPI-DQ0... SPI-DQ3

    SPI-SCK

    -QSPI Flash, U7
    11..13LED1_R..G..B-LED D4
    14, 15UART_RX_ZYNQ, UART_TX_ZYNQJP13.3V Voltage level. Also Connected to U36-2. To use this signal from B2B connector, "UART_OB_DISABLE" (JP1-11) must be "High".
    16..27ETH-TXCK, ETH-TXD0..ETH-TXD3, ETH-TXCTL, ETH-RXCK, ETH-RXD0..ETH-RXD3, ETH-RXCTL-Gigabit ETH Transceiver, U8
    28..39OTG-DATA0..OTG-DATA7, OTG-DIR, OTG-STP, OTG-NXT, OTG-CLK-USB 2.0 ULPI transceiver, U18
    40..45PS_SD_CLK, PS_SD_CMD, PS_SD_DAT0..PS_SD_DAT3J23.3V Voltage level. Connected to PS via U35 (SD/SDIO Multiplexer - Level Translator)
    46, 47I2C_SCL, I2C_SDA-General Purpose EEPROM, U21
    MAC EEPROM, U24
    51PHY-RST-Gigabit ETH Transceiver, U8
    USB 2.0 ULPI transceiver, U18
    52, 53ETH-MDC, ETH-MDIO-Gigabit ETH Transceiver, U8


    Test Points

    Page properties
    hiddentrue
    idComments

    you must fill the table below with group of Test Point which are indicated as TP in a schematic. If there is no Test Point remarked in the schematic, delet the Test Point section.

    Example:

    Test PointSignalB2BNotes
    10PWR_PL_OKJ2-120



    Scroll Title
    anchorTable_SIP_TPs
    titleTest Points Information

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Test PointSignalConnected toNotes
    TP1+1.0V

    U37, DC-DC Converter

    PL-VCCINT
    TP2ADC_VAAU38, LDO Regulator
    ADC_VAA Analog supply/reference, (3.3V)
    TP3+1.5VU43, DC-DC Converter-
    TP4+1.8VU45, DC-DC Converter-
    TP5VTTU47, DDR Termination Regulator(0.75V)
    TP6VTTREFU47, DDR Termination Regulator(0.75V)
    TP7+5.0VJP1-(1,2,3)
    JP2-(1,2,3)
    Main Digital Power Input
    TP8+3.3VU46, DC-DC Converter-
    TP9+5.0V_VAAJP1-(43,44)Main Analog Low Power Input
    TP10+3.3V_ADCU23, LDO RegulatorADC's Digital I/O supply
    TP11GND--
    TP12GND--
    TP13SPI-DQ3/M0MIO_5Remove SD card and short with TP14 for JTAG only mode
    TP14GND--


    On-board Peripherals

    Page properties
    hiddentrue
    idComments

    Notes :

    • add subsection for every component which is important for design, for example:
      • Two 100 Mbit Ethernet Transciever PHY
      • USB PHY
      • Programmable Clock Generator
      • Oscillators
      • eMMCs
      • RTC
      • FTDI
      • ...
      • DIP-Switches
      • Buttons
      • LEDs


    Page properties
    hiddentrue
    idComments

    Notes :

    In the on-board peripheral table "chip/Interface" must be linked to the corresponding chapter or subsection


    Scroll Title
    anchorTable_OBP
    titleOn board peripherals

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Chip/InterfaceDesignatorNotes
    DDR3 SDRAMU12, U13-
    Quad SPI FlashU7-
    MAC EEPROMU24-
    General Purpose EEPROMU21-
    SAR ADCsU1, U2, U3, U4, U10, U11, U15, U16, U17, U19-
    Clock SourcesU6, U9, U14, U41-
    Gigabit Ethernet PHYU8-
    USB 2.0 ULPI transceiverU18-
    FTDI USB 2.0 to UART/JTAGU39-
    LEDsD3, D4, D5-
    SwitchesS1, S2, S3-


    DDR3 SDRAM

    Page properties
    hiddentrue
    idComments

    Notes :

    Minimum and Maximum density of DDR3 SDRAM must be mentioned for other assembly options. (pay attention to supported address length for DDR3)

    The TE0716 module has two 500MByte DDR3L SDRAM chips (U12 & U13) fully connected to PS DDR BANK 502, and arranged into 32-bit wide memory bus providing total on-board memory size of 1GByte.

    • Configuration: 256Mx16*
    • Supply voltage: 1.35V (1.5V tolerant).
    • Speed: 1.25ns @ CL11 (DDR3-1600)*
    • Temperature: Industrial Range -40°C to +95°C Tcase.

    Notes: * standard value but depends on assembly version.

    Quad SPI Flash Memory

    Page properties
    hiddentrue
    idComments

    Notes :

    Minimum and Maximum density of quad SPI flash must be mentioned for other assembly options.

    On-board 32MByte QSPI flash memory S25FL256S (U7) could be used to store the initial FPGA configuration file. After configuration completes, the remaining free memory can be used for application data storage. All four SPI data lines are connected to the FPGA allowing x1, x2 or x4 data bus widths. Maximum data rate depends on the selected bus width and clock frequency used.

    • Part number: S25FL256SAGBHI20*
    • Supply voltage: 3.3V (2.7V - 3.6V).
    • Speed: 133MHz max.*
    • Temperature: Industrial Range -40°C to +85°C.

    Notes: * standard number/value but depends on assembly version.

    Scroll Title
    anchorTable_OBP_SPI
    titleQuad SPI interface MIOs and pins

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    MIO PinSchematicU7 PinNotes
    MIO1SPI-CSCS#-
    MIO3SPI-DQ1/M1SO/IO1-
    MIO4SPI-DQ2/M2WP#/IO2-
    MIO2SPI-DQ3/M3HOLD#/IO3-
    MIO5SPI-DQO/M0SI/IO0-
    MIO6SPI-SCK/M4SCK-


    EEPROM

    There are 2x EEPROMs sharing the same I2C bus (I2C interface is connected to the Zynq I2C PS (I2C 0).:

    MAC-Address EEPROM

    A 2Kbit 24AA025E48 serial EEPROM I2C memory (U24), connected to the BANK501 PSMIOs, contains a globally unique 48-bit node address, which is compatible with EUI-48TM specification. The device is organized as two blocks of 128 x 8-bit memory. One of the blocks, the upper half of the array (80h-FFh), stores the 48-bit node address and is permanently write-protected, while the other block is available for application use.

    • Part number: 24AA025E48T-I/OT
    • Supply voltage: 1.8V (1.7V - 5.5V).
    • FCLK: 100KHz (@VCC=1.8V)
    • Temperature: Industrial Range -40°C to +85°C.


    General Purpose EEPROM

    The TE0716 module has also a 512Kb Serial EEPROM I2C memory (U21).

    • Part number: CAT24C512WI-GT3
    • Supply voltage: 1.8V (1.8V - 5.5V).
    • FCLK: 100KHz/400KHz/1MHz
    • Temperature: Industrial Range -40°C to +85°C.


    Scroll Title
    anchorTable_OBP_EEP
    titleI2C EEPROM interface MIOs and pins

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    MIO PinSchematicU21/U24 PinNotes
    MIO46I2C_SCL         SCL-
    MIO47I2C_SDA         SDA-



    Scroll Title
    anchorTable_OBP_I2C_EEPROM
    titleI2C address for EEPROM

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    I2C DeviceI2C AddressDesignatorNotes
    2K Serial EEPROMs with EUI-48™

    0x53 (7bit)

    U24-
    512Kb Serial EEPROM

    0x50 (7bit)

    U21-


    ADCs

    The TE0716 module has 10x 12-Bit Low Power SAR Analog-to-Digital Converter, fully differential input, signed output, with SPI−compatible interface (NCD98011), which are connected to the FPGA PL BANK34.

    • Part number: NCD98011XMXTAG
    • Analog supply and ADC reference voltage (VCC): 3.3V (1.65V – 3.6V).
    • Digital I/O supply voltage (VDD): 3.3V (1.65V – 3.6V).
    • Differential analog inputs: 1 per ADC.
    • Full−Scale Analog Input Voltage Span: +VCC max Vppd, -VCC min Vppd, (VCM to VCC/2).
    • Absolute Voltage Range Vinp or Vinn to GND: VCC + 0.1V
    • Sampling rate: 2 MSPS max.
    • SNR: 70dB @1KHz fIN.
    • THD: -80dB @1KHz fIN.
    • Junction Temperature: Range -40°C to +125°C.

    All the analog inputs are connected to B2B JP1 as follows:

    Scroll Title
    anchorTable_OBP_INADC
    titleADC Analog interface and pins

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    DesignatorSchematicB2B JP1 pinNotes
    U1ADC0_P
    ADC0_N
    106 - 107 

    3.3V Max Voltage on any pin.

    U2

    ADC5_P
    ADC5_N

    52 - 53 3.3V Max Voltage on any pin.
    U3

    ADC1_P
    ADC1_N

    46 - 47 3.3V Max Voltage on any pin.
    U4

    ADC6_P
    ADC6_N

    115 - 116 3.3V Max Voltage on any pin.
    U10

    ADC2_P
    ADC2_N

    109 - 110 3.3V Max Voltage on any pin.
    U11

    ADC7_P
    ADC7_N

    55 - 56 3.3V Max Voltage on any pin.
    U15

    ADC3_P
    ADC3_N

    49 - 50 3.3V Max Voltage on any pin.
    U16

    ADC8_P
    ADC8_N

    118 - 119 3.3V Max Voltage on any pin.
    U17

    ADC4_P
    ADC4_N

    112 - 113 3.3V Max Voltage on any pin.
    U19

    ADC9_P
    ADC9_N

    58 - 59 3.3V Max Voltage on any pin.


    All the digital signals are connected to PL Bank 34 as follows:

    Scroll Title
    anchorTable_OBP_ADC
    titleADC to PL interface and pins

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    DesignatorSchematicPL PinNotes
    U1

    S0_CLK          

    S0_CSN          

    S0_OUT          

    J18

    J16

    K18

    3.3V Max Voltage on any pin.
    U2

    S5_CLK          

    S5_CSN          

    S5_OUT          

    M21

    T16

    T17

    3.3V Max Voltage on any pin.
    U3

    S1_CLK          

    S1_CSN          

    S1_OUT          

    L18

    J21

    L19

    3.3V Max Voltage on any pin.
    U4

    S6_CLK          

    S6_CSN          

    S6_OUT          

    J22

    K21

    J20

    3.3V Max Voltage on any pin.
    U10

    S2_CLK          

    S2_CSN          

    S2_OUT          

    M22 

    R21 

    R20 

    3.3V Max Voltage on any pin.
    U11

    S7_CLK          

    S7_CSN          

    S7_OUT          

    L22 

    M20 

    M19 

    3.3V Max Voltage on any pin.
    U15

    S3_CLK          

    S3_CSN          

    S3_OUT          

    J17 

    J15 

    L17 

    3.3V Max Voltage on any pin.
    U16

    S8_CLK          

    S8_CSN          

    S8_OUT          

    M17 

    N18 

    N17 

    3.3V Max Voltage on any pin.
    U17

    S4_CLK          

    S4_CSN          

    S4_OUT          

    P17 

    L21 

    P18 

    3.3V Max Voltage on any pin.
    U19

    S9_CLK          

    S9_CSN          

    S9_OUT          

    K15 

    P21 

    P20 

    3.3V Max Voltage on any pin.


    Clock Sources

    The TE0716 board is equipped with 4x Oscillators, every one with its specific function.

    Scroll Title
    anchorTable_OBP_CLK
    titleOscillators

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    DesignatorDescriptionFrequencyNote
    U6FPGA PS Reference Clock Input33.333333 MHzIndustrial Temperature -40°C to +85°C.
    U9Ethernet PHY Reference Clock Input25.000000 MHzIndustrial Temperature -40°C to +85°C.
    U14USB ULPI PHY Reference Clock Input52.000000 MHzIndustrial Temperature -40°C to +85°C.
    U41FTDI Reference Clock Input12.000000 MHzIndustrial Temperature -40°C to +85°C.


    Ethernet

    The TE0716 is provided the on-board Gigabit Ethernet PHY Marvell Alaska 88E1512 IC (U8). The Ethernet PHY RGMII interface is connected to the Zynq Ethernet PS (Ethernet 0).

    • Part number: 88E1512-A0-NNP2I000
    • Supply voltage: 1.8V and 3.3V.
    • Reference clock: 25.00MHz
    • Temperature: Industrial Range -40°C to +85°C.
    Scroll Title
    anchorTable_OBP_ETH
    titleEthernet PHY connections

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    U8 Pin Signal NameConnected toSignal DescriptionNote

    TX_CLK

    ETH-TXCK        MIO16

    RGMII Transmit Clock

    -

    TXD[0..3]

    ETH-TXD0..3MIO17..20

    RGMII Transmit Data

    -

    TX_CTRL

    ETH-TXCTL       MIO21

    RGMII Transmit Control

    -

    RX_CLK

    ETH-RXCK        MIO22

    RGMII Receive Clock

    -

    RXD[0..3]

    ETH-RXD0..3MIO23..26

    RGMII Receive Data

    -

    RX_CTRL

    ETH-RXCTL       MIO27

    RGMII Receive Control

    -

    MDC

    ETH-MDCMIO52

    Management data clock reference

    -

    MDIO

    ETH-MDIOMIO53

    Management data

    -

    RESETn

    PHY-RST         MIO51, U18

    Hardware reset. Active low.

    Shared with U18 (RESETB) USB

    MDIP[0..3] MDIN[0..3]

    PHY_MDI0..3_P
    PHY_MDI0..3_N
    JP1

    Media Dependent Interface

    -

    XTAL_IN

    ETH-CLK         U9

    Reference Clock Input

    see also Clock Sources section

    LED[0..1]

    PHY_LED0..1FPGA BANK 33

    LED output

    -


    USB 2.0 ULPI transceiver

    USB3320 is a Hi-Speed USB 2.0 Transceiver that provides a configurable physical layer (PHY) solution with full OTG support. The USB PHY ULPI interface is connected to the Zynq USB PS (USB 0).

    • Part number: USB3320C-EZK
    • Supply voltage: 1.8V and 3.3V.
    • Reference clock: 52.00MHz
    • Temperature: Industrial Range -40°C to +85°C.
    Scroll Title
    anchorTable_OBP_USB
    titleUSB PHY connections

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    U18 Pin Signal NameConnected toSignal DescriptionNote

    CLKOUT

    OTG-CLK         MIO36ULPI Output Clock-

    DATA[0..3]

    OTG-DATA0..3MIO32..35

    ULPI bi-directional data bus

    -

    DATA[4]

    OTG-DATA4       MIO28ULPI bi-directional data bus -

    DATA[5..7]

    OTG-DATA5..7MIO37..39ULPI bi-directional data bus -

    DIR

    OTG-DIR         MIO29

    Controls the direction of the data bus

    -

    STP

    OTG-STP         MIO30

    terminates transfers PHY input

    -

    NXT

    OTG-NXT         MIO31

    control data flow into and out of the PHY

    -

    RESETB

    PHY-RST MIO51, U8reset and suspend the PHY. Active low.Shared with U8 (RESETn) Ethernet

    DP

    USB_OTG_D_PJP2-64

    D+ pin of the USB cable

    3.3V Voltage level

    DM

    USB_OTG_D_N     JP2-65

    D- pin of the USB cable

    3.3V Voltage level

    ID

    USB_OTG_ID      JP2-66ID pin of the USB cable3.3V Voltage level

    CPEN

    USB_VBUS_EN     JP2-67

    Controls the external VBUS power switch

    3.3V Voltage level

    VBUS

    USB_VBUS        JP2-68

    For RVBUS connection

    Max. voltage: 5.5V

    REFCLK

    OTG-RCLK        U14 

    ULPI clock input

    see also Clock Sources section


    FTDI USB 2.0 to UART/JTAG

    The TE0716 board is equipped with the FTDI FT2232H USB 2.0 to JTAG/UART adapter controller connected to the MicroUSB 2.0 B connector J13 to provide JTAG and UART access to the attached module.

    There is also a 4Kbit configuration EEPROM U40 (M93C66) wired to the FT2232H chip via Microwire bus which holds pre-programmed license code to support Xilinx programming tools. Refer to the FTDI datasheet to get information about the capacity of the FT2232H chip.

    ATTENTION!: Do not access the FT2232H EEPROM using FTDI programming tools. By doing it, you could erase normally invisible user EEPROM content and invalidate stored Xilinx JTAG license. Without this license, the on-board JTAG will not be accessible any more with any Xilinx tools. Software tools from FTDI website do not warn or ask for confirmation before erasing user EEPROM content.

    Channel A of the FTDI chip is configured as JTAG interface connected to the BANK 0 Zynq SoC.

    Channel B can be used as UART interface through the 2-Bit Bus Switch (U36), which routes to the BANK 500 Zynq SoC, when the Output of the Bus Switch is Enable, and is available for other user-specific purposes. Caution: UART is also routed to the B2B JP1 connector, but ONLY ONE connection for UART should be used at the time!.

    • Part number: FT2232H-56Q
    • Supply voltage: 3.3V (3.0V - 3.6V).
    • Reference clock: 12.00MHz
    • Temperature: Industrial Range -40°C to +85°C.
    Scroll Title
    anchorTable_OBP_FTDI
    titleUSB FTDI connections

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    U39 Pin Signal NameConnected toSignal DescriptionNote
    DPD_JTAG_PJ13-2USB Data Signal Plus3.3V Voltage level
    DMD_JTAG_NJ13-3USB Data Signal Minus3.3V Voltage level
    ADBUS0TCKJP2-8,
    TCK_0 (FPGA PL BANK 0)
    Clock Signal Output3.3V Voltage level.
    MPSSE Mode
    ADBUS1TDIJP2-11,
    TDI_0 (FPGA PL BANK 0)
    Serial Data Output3.3V Voltage level.
    MPSSE Mode
    ADBUS2TDOJP2-10,
    TDO_0 (FPGA PL BANK 0)
    Serial Data Input3.3V Voltage level.
    MPSSE Mode
    ADBUS3TMSJP2-7,
    TMS_0 (FPGA PL BANK 0)
    Output Signal Select3.3V Voltage level.
    MPSSE Mode
    BDBUS0UART_TX_OBU36-5Asynchronous serial TXDU36-3 Bus Switch pin connects later this signal to UART_RX_ZYNQ when UART_OB_DISABLE is low or floating.
    BDBUS1UART_RX_OBU36-6Asynchronous serial RXDU36-2 Bus Switch pin connects later this signal to UART_TX_ZYNQ when UART_OB_DISABLE is low or floating.
    OSCIOSCI
    Oscillator input-
    EECS, EECLK, EEDATAEECS, EECLK, EEDATAU40-1..3EEPROM interface-
    -UART_OB_DISABLEJP1-11Enable signal of the FTDI-PS_UART Bus Switch U36.Active Low!.


    LEDs

    Scroll Title
    anchorTable_OBP_LED
    titleOn-board LEDs

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    DesignatorColorConnected toActive LevelNote
    D3GreenDONE (FPGA BANK 0)

    Low

    When LED is OFF, the FPGA is programmed.
    D4RGBMIO11 (LED1_R)
    MIO12 (LED1_G)
    MIO13 (LED1_B)
    High-
    D5RGB

    B34_L22_P (LED2_R)
    B34_L22_N (LED2_G)
    B34_L23_N (LED2_B)

    High-


    Switches

    Scroll Title
    anchorTable_OBP_LED
    titleOn-board LEDs

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    DesignatorConnected toActive LevelFunctionNote
    S1B34_L14_P (SW1)LowUser-
    S2B34_L14_N (SW2)LowUser-
    S3U26-MR (nRST)LowReset (PS_POR_B)see also Reset Process section in Configuration Signals



    Power and Power-On Sequence

    Page properties
    hiddentrue
    idComments

    In 'Power and Power-on Sequence' section there are three important digrams which must be drawn:

    • Power on-sequence
    • Power distribution
    • Voltage monitoring circuit


    Note

    For more information regarding how to draw diagram, Please refer to "Diagram Drawing Guidline" .


    Power Supply

    Power supply with minimum current capability of 3.0 A (TBD*) for system startup is recommended.

    * TBD - To Be Determined

    Power Consumption

    Scroll Title
    anchorTable_PWR_PC
    titlePower Consumption

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Power Input PinTypical Current
    +5.0VTBD*
    +5.0V_VAAless than 250mA (TBD*)


    * TBD - To Be Determined

    Power Distribution Dependencies

    Scroll Title
    anchorFigure_PWR_PD
    titlePower Distribution


    Scroll Ignore

    draw.io Diagram
    borderfalse
    diagramNamePWR-PD-TE0716-01
    simpleViewerfalse
    width
    linksauto
    tbstylehidden
    diagramDisplayName
    lboxtrue
    diagramWidth643
    revision2


    Scroll Only

    Image Added


    Power-On Sequence

    The TE0716 has only one common "PGOOD" signal (from U37, U43, U45 and U46), and there is no Enable for the board. You could control the startup of the board IC, by controlling the +5.0V and the +5.0V_VAA input signals only.

    Scroll Title
    anchorFigure_PWR_PS
    titlePower Sequency


    Scroll Ignore

    draw.io Diagram
    bordertrue
    diagramNamePWR-PS-TE0716-01
    simpleViewerfalse
    width
    linksauto
    tbstyletop
    lboxtrue
    diagramWidth641
    revision4


    Scroll Only

    Image Added


    Voltage Monitor Circuit

    The TE0716 has also a Voltage Monitor IC. It keeps nRST signal low if the FPGA core voltage (+1.0V) drops under 0.84V or the 3.3V power supply drops to 2.94V or less.

    Power Good signal is unique and comes from the power supplies IC U37, U43, U45 and U46, as you can see in the previous section "Power-On Sequence", and also could make nRST to remain low until PGOOD is high.

    See also "Reset process." section in "Configuration Signals" for additional information.

    Scroll Title
    anchorFigure_PWR_PDVMC
    titlePower DistributionVoltage Monitor Circuit


    Scroll Ignore

    Create DrawIO object here: Attention if you copy from other page, objects are only linked.

    Scroll Only

    image link to the generate DrawIO PNG file of this page. This is a workaround until scroll pdf export bug is fixed

    ...

    draw.io Diagram
    borderfalse
    diagramNamePWR-PM-TE0716-01
    simpleViewerfalse
    width
    linksauto
    tbstylehidden
    diagramDisplayName
    lboxtrue
    diagramWidth641
    revision3


    Scroll Only

    Image Added


    Power Rails

    Scroll Title
    anchorFigureTable_PWR_PSPR
    titlePower Sequency
    Scroll Ignore

    Create DrawIO object here: Attention if you copy from other page, objects are only linked.

    Scroll Only

    image link to the generate DrawIO PNG file of this page. This is a workaround until scroll pdf export bug is fixed

    Voltage Monitor Circuit

    ...

    anchorFigure_PWR_VMC
    titleVoltage Monitor Circuit
    Scroll Ignore

    Create DrawIO object here: Attention if you copy from other page, objects are only linked.

    Scroll Only

    image link to the generate DrawIO PNG file of this page. This is a workaround until scroll pdf export bug is fixed

    Module power rails.

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue


    Power Rail Name

    B2B Connector

    JP1 Pin

    B2B Connector

    JP2 Pin

    DirectionNotes
    +5.0V1, 3, 51, 3, 5InputMain Supply voltage from the carrier board
    +5.0V_VAA43, 44-InputAnalog Supply voltage from the carrier board
    +3.3V (VREF_JTAG)-5OutputJTAG reference voltage.


    Bank Voltages

    ...

    Scroll Title
    anchorTable_PWR_PRBV
    titleModule power railsZynq SoC bank voltages.

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Bank          

    Power Rail
    Schematic Name

    B2B Connector

    JM1 Pin

    B2B Connector

    JM2 Pin

    B2B Connector

    JM3 Pin

    DirectionNotes

    Bank Voltages

    Voltage

    Notes
    PS BANK 500VCCO_MIO0_500+3.3V-
    PS BANK 501

    VCCO_MIO0_501

    +1.8V  -
    PS BANK 502VCCO_DDR_502+1.5V-
    PL BANK 0 HRVCCO_0+3.3V-
    PL BANK 13 HRVCCO_13+3.3V-
    PL BANK 33 HRVCCO_33+3.3V

    -

    PL BANK 34 HRVCCO_34+3.3V

    -

    PL BANK 35 HRVCCO_35+3.3V-
    Scroll Title
    anchorTable_PWR_BV
    titleZynq SoC bank voltages.
    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    stylewidths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue
    Notes

    Bank          

    Schematic Name

    Voltage



    Board to Board Connectors

    Page properties
    hiddentrue
    idComments
    • This section is optional and only for modules.
    • use "include page" macro and link to the general B2B connector page of the module series,

      For example: 6 x 6 SoM LSHM B2B Connectors

      Include Page
      PD:6 x 6 SoM LSHM B2B ConnectorsPD:
      6 x 6 SoM LSHM B2B Connectors

    ? x ? modules use two or three Samtec Micro Tiger Eye Connector on TE0716 module use two 61083 BergStak® 0.8mm Plug Connectors on the bottom side.

      3 x REF-??????? (compatible to ????????), (?? pins, ?? per row)
      • Part Number: 61083-121402LF (compatible with 61082 Receptacle).
      • Operating Temperature: -
    • ??°C ~ ??°C
      • 40°C to +125°C.
      • Current Rating:
    • ??A per ContactNumber of Positions: ??
      •  0.8A per Contact.
      • Number of Positions: 120 (60x per row)
      • Number of Rows:
    • ??
      • 2

    Technical Specifications

    Absolute Maximum Ratings

    V
    Scroll Title
    anchorTable_TS_AMR
    titlePS absolute maximum ratings
    anchorTable_TS_AMR
    titleAbsolute maximum ratings

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    SymbolsDescriptionMinMaxUnitReference
    +5.0VMain Supply voltage from the carrier board-0.36.0VNCV6357 Datasheet
    NCV6323 Datasheet
    NCP160 Datasheet
    +5.0V_VAAAnalog Supply voltage from the carrier board-0.36.0VNCP160 Datasheet
    MIO 500I/O input voltage for MIO bank 500-0.43.85VXilinx DS187 Datasheet
    MIO 501I/O input voltage for MIO bank 501-0.42.35VXilinx DS187 Datasheet
    PL HRI/O input voltage for HR banks-0.43.85VXilinx DS187 Datasheet
    ADCx_P/NI/O input voltage for ADCs analog inputs-0.33.63VNCD98011 Datasheet
    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    stylewidths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue
    SymbolsDescriptionMinMaxUnit
    VVVVVVV