Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

Scroll Title
anchorTable_OBP_CLK
titleOscillators

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

DesignatorDescriptionFrequencyNote
U6
MHz-
U9Ethernet PHY Reference Clock Input25MHz-
U41
MHzMHz-


Ethernet

Scroll Title
anchorTable_OBP_ETH
titleEthernet PHY to Zynq SoC connections

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

U8 Pin Signal NameConnected toSignal DescriptionNote
53

TX_CLK

ETH-TXCK        MIO1650

RGMII Transmit Clock

-

TXD[0..3]

ETH-TXD0        MIO17..3MIO17..20

RGMII Transmit Data

-

TX_CTRL

51

ETH-TXD1   TXCTL       MIO18MIO2154

RGMII Transmit Control

ETH-TXD2        MIO19

RX_CLK

ETH-RXCK 55ETH-TXD3        MIO20MIO2256

RGMII Receive Clock

ETH-TXCTL       MIO2146ETH-RXCK        MIO2244ETH-RXD0        MIO2345ETH-RXD1        MIO2447ETH-RXD2        MIO2548ETH-RXD3        MIO2646ETH-RXCK        -

RXD[0..3]

ETH-RXD0..3MIO23..26

RGMII Receive Data

-

RX_CTRL

ETH-RXCTL       MIO27

RGMII Receive Control

-

MDC

ETH-MDCMIO52

Management data clock reference

-

MDIO

ETH-MDIOMIO53

Management data

-

RESETn

PHY-RST         MIO51, U18

Hardware reset. Active low.

Shared with U18 (RESETB) USB

MDIP[0..3] MDIN[0..3]

PHY_MDI0..3_P
PHY_MDI0..3_N
JP1

Media Dependent Interface

-

XTAL_IN

ETH-CLK         U9

Reference Clock Input

see Clock Sources section

LED[0..1]

PHY_LED0..1FPGA BANK 33

LED output

MIO27



USB 2.0 ULPI transceiver

Scroll Title
anchorTable_OBP_USB
titleUSB PHY to Zynq SoC connections

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

U?? Pin Signal NameConnected toSignal DescriptionNote





























































...