Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

Scroll Title
anchorTable_OBP_SPI
titleQuad SPI interface MIOs and pins

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

MIO PinSchematicU7 PinNotes
MIO1SPI-CSC2CS#-
MIO3SPI-DQ1/M1D2SO/IO1-
MIO4SPI-DQ2/M2C4WP#/IO2-
MIO2SPI-DQ3/M3D4HOLD#/IO3-
MIO5SPI-DQO/M0D3SI/IO0-
MIO6SPI-SCK/M4B2SCK-


EEPROM

MAC-Address EEPROM

...

Scroll Title
anchorTable_OBP_ETH
titleEthernet PHY to Zynq SoC connections

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

U8 Pin Signal NameConnected toSignal DescriptionNote

TX_CLK

ETH-TXCK        MIO16

RGMII Transmit Clock

-

TXD[0..3]

ETH-TXD0..3MIO17..20

RGMII Transmit Data

-

TX_CTRL

ETH-TXCTL       MIO21

RGMII Transmit Control

-

RX_CLK

ETH-RXCK        MIO22

RGMII Receive Clock

-

RXD[0..3]

ETH-RXD0..3MIO23..26

RGMII Receive Data

-

RX_CTRL

ETH-RXCTL       MIO27

RGMII Receive Control

-

MDC

ETH-MDCMIO52

Management data clock reference

-

MDIO

ETH-MDIOMIO53

Management data

-

RESETn

PHY-RST         MIO51, U18

Hardware reset. Active low.

Shared with U18 (RESETB) USB

MDIP[0..3] MDIN[0..3]

PHY_MDI0..3_P
PHY_MDI0..3_N
JP1

Media Dependent Interface

-

XTAL_IN

ETH-CLK         U9

Reference Clock Input

see also Clock Sources section

LED[0..1]

PHY_LED0..1FPGA BANK 33

LED output

-


USB 2.0 ULPI transceiver

USB3320 is a Hi-Speed USB 2.0 Transceiver that provides a configurable physical layer (PHY) solution with full OTG support.

  • Part number: USB3320C-EZK
  • Supply voltage: 1.8V and 3.3V.
  • Temperature: Industrial Range -40°C to +85°C.


Scroll Title
anchorTable_OBP_USB
titleUSB PHY to Zynq SoC connections

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

U18 Pin Signal NameConnected toSignal DescriptionNote
1

CLKOUT

OTG-CLK         MIO36ULPI Output Clock-

DATA[0..3]

OTG-DATA0       DATA0..3MIO32..35

ULPI bi-directional data bus

-

DATA[4]

4OTG-DATA1       MIO335

OTG-DATA2  DATA4       MIO346OTG-DATA3       MIO357OTG-DATA4       MIO28MIO28ULPI bi-directional data bus -

DATA[5..7]

OTG-DATA5..7MIO37..39ULPI bi-directional data bus -

DIR

9OTG-DATA5       MIO3710OTG-DATA6       MIO3813OTG-DATA7       MIO3931

OTG-DIR         MIO29

Controls the direction of the data bus

-

STP

29

OTG-STP         MIO30

terminates transfers PHY input

-

NXT

2

OTG-NXT         MIO31

control data flow into and out of the PHY

-

RESETB

27

PHY-RST MIO51, U8reset and suspend the PHY. Active low.Shared with U8 (RESETn) Ethernet
18

DP

USB_OTG_D_PJP2-64

D+ pin of the USB cable

3.3V Voltage level

DM

19

USB_OTG_D_N     JP2-65

D- pin of the USB cable

3.3V Voltage level

ID

23

USB_OTG_ID      JP2-66ID pin of the USB cable3.3V Voltage level

CPEN

17

USB_VBUS_EN     JP2-67

Controls the external VBUS power switch

3.3V Voltage level

VBUS

22

USB_VBUS        JP2-68

For RVBUS connection

Max. voltage: 5.5V

REFCLK

26

OTG-RCLK        U14 

ULPI clock input

see also Clock Sources section


...