You are viewing an old version of this page. View the current version.

Compare with Current View Page History

« Previous Version 8 Next »

24 MHz Clock Oscillator

The module has a 24 MHz SMD clock oscillator providing a clock source for both the EZ-USB FX2LP USB FX2 microcontroller (XTALIN) and the FPGA as detailed in the table below.

 

signal

FPGA pin

FPGA ball

FPGA bank

24MHZ1

IO_L28N_2
GCLK3

AE14

2

24 MHz clock signal details.

Digital Clock Manager (DCM)

The DCMs of the FPGA can be used to synthesize arbitrary clock frequencies from any on-board clock network, differential clock input pair or single-ended clock input. For further reference, please read Xilinx DS485:Digital Clock Manager (DCM) Module and the DCM chapter in Xilinx UG331: Spartan-3 Generation FPGA User Guide.

Interface Clock (IFCLK)

 The IFCLK line synchronizes the communication between the EZ-USB FX2LP USB FX2 microcontroller and the FPGA as detailed in the table below .

 

signal

FPGA pin

FPGA ball

FPGA bank

IFCLK

IO_L31N_1
TRDY1
RHCLK3

P25

1

Interface clock (IFCLK) signal details.


Main Clock Oscillator

 The module has a main SMD clock oscillator providing a clock source for the FPGA as detailed in the table below.

 

 

signal

FPGA pin

FPGA ball

FPGA bank

MAINCLK

IO_L27N_2
GCLK1

AA14

2

Main clock signal details.

 Standard frequency is 100 MHz. Should you wish or need another main clock oscillator frequency, please contact Trenz Electronic. The lower the main clock frequency, the lower the module power consumption. Moreover, as the main clock is preferably used as DDR SDRAM clock, a lower clock frequency makes easier for the development tools to meet the timing requirements (particularly for DDR SDRAM).



  • No labels