# TE0807 SK Demo1 # Table of contents - 1 Table of contents - 2 Overview - o 2.1 Key Features - 2.2 Revision History - 2.3 Release Notes and Know Issues - o 2.4 Requirements - 2.4.1 Software - 2.4.2 Hardware - o 2.5 Content - 2.5.1 Design Sources - 2.5.2 Additional Sources - 2.5.3 Prebuilt - 2.5.4 Download - 3 Design Flow - 4 Launch - 4.1 Programming - 4.1.1 Get prebuilt boot binaries - 4.1.2 QSPI - 4.1.3 SD - 4.1.4 JTAG - o 4.2 Usage - 4.2.1 Linux - 4.2.2 Vivado Hardware Manager - 5 System Design Vivado - 5.1 Block Design - 5.1.1 PS Interfaces - o 5.2 Constrains - 5.2.1 Basic module constrains - 5.2.2 Design specific constrain - 6 Software Design Vitis - 6.1 Application 6.1.1 zynqmp\_fsbl - 6.1.2 zynqmp\_fsbl\_flash - 6.1.3 zynqmp\_pmufw - 6.1.4 hello\_te0807 - 6.1.5 u-boot - 7 Software Design PetaLinux - o 7.1 Config - 7.2 U-Boot - o 7.3 Device Tree - o 7.4 Kernel - o 7.5 Rootfs - o 7.6 Applications - 8 Additional Software - o 8.1 SI5345 - 9 Appx. A: Change History and Legal Notices - 9.1 Document Change History - o 9.2 Legal Notices - 9.3 Data Privacy - 9.4 Document Warranty - 9.5 Limitation of Liability - 9.6 Copyright Notice - 9.7 Technology Licenses - 9.8 Environmental Protection - o 9.9 REACH, RoHS and WEEE # Overview Linux with basic periphery of TE0807 Starterkit (TEBF0808 Carrier). Refer to http://trenz.org/te0807-info for the current online version of this manual and other available documentation. # **Key Features** - Vitis/Vivado 2019.2 - Linux Debian 9 (Stretch) or Linux Ubuntu 18.04 (Bionic Beaver) - DisplayPortTEBF0808 - USB - ETH (use EEPROM MAC)MAC from EEPROM - PCle - SATA - SD - I2C - RGPIO - DP - user LED access - Modified FSBL for Si5338 programming - Special FSBL for QSPI Programming # **Revision History** | Date | Vivado | Project Built | Authors | Description | |------------|--------|--------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------| | 2020-05-11 | 2019.2 | TE0807-SK_DEMO1-vivado_2019.2-build_11_20200511100750.zip TE0807-SK_DEMO1_noprebuilt-vivado_2019.2-build_11_20200511101309.zip | Mohsen Chamanbaz | • initial release | **Design Revision History** # **Release Notes and Know Issues** | Issues | Description | Workaround/Solution | To be fixed version | |-----------------|-------------|---------------------|---------------------| | No known issues | | | | Known Issues # Requirements ## **Software** | Software | Version | Note | | | |-------------------|---------|---------------------------------------------------|--|--| | Vitis | 2019.2 | eeded, Vivado is included into Vitis installation | | | | PetaLinux | 2019.2 | eeded | | | | SD Card Formatter | | rmat SD Card | | | | Win32 DiskImager | | rn generated image on SD | | | | SI ClockBuilder Pro | | optional | | |---------------------|--|----------|--| |---------------------|--|----------|--| #### Software ## **Hardware** Basic description of TE Board Part Files is available on TE Board Part Files. Complete List is available on <design name>/board\_files/\*\_board\_files.csv Design supports following modules: | Module Model | Board Part Short Name | PCB Revision Support | DDR | QSPI Flash | ЕММС | Others | Notes | |--------------------|-----------------------|----------------------|-----|------------|------|--------|--------------------------------| | TE0807-01-07EV-ES | es2_2gb | REV01 | 2GB | 64GB | NA | NA | Not longer supported by vivado | | TE0807-02-07EV-1E | 7ev_1e_4gb | REV02 | 4GB | 64GB | NA | NA | NA | | TE0807-02-07EV-1EK | 7ev_1e_4gb | REV02 | 4GB | 64GB | NA | NA | with heat sink | | TE0807-02-4BE21-A | 4eg_1e_4gb | REV02 | 4GB | 128MB | NA | NA | NA | | TE0807-02-7DE21-A | 7ev_1e_4gb | REV02 | 4GB | 128MB | NA | NA | NA | | TE0807-02-7DI21-C | 7ev_1i_4gb | REV02 | 4GB | 128MB | NA | NA | without encryption | | TE0807-02-7DI21-A | 7ev_1i_4gb | REV02 | 4GB | 128MB | NA | NA | NA | | TE0807-02-4AI21-A | 4cg_1i_4gb | REV02 | 4GB | 128MB | NA | NA | NA | | TE0807-02-5AI21-A | 5cg_1i_4gb | REV02 | 4GB | 128MB | NA | NA | NA | | TE0807-02-7AI21-A | 7cg_1i_4gb | REV02 | 4GB | 128MB | NA | NA | NA | | TE0807-02-7DI24-A | 7ev_1i_4gb | REV02 | 4GB | 512MB | NA | NA | NA | | TE0807-02-7DE21-AK | 7ev_1e_4gb | REV02 | 4GB | 128MB | NA | NA | with heat sink | #### Hardware Modules Note: Design contains also Board Part Files for TE0807 only configuration, this boart part files are not used for this reference design. Design supports following carriers: | Carrier Model | Notes | |---------------|-----------------------------------------------------------------------------------| | TEBF0808 | Used as reference carrier. Important: CPLD Firmware REV07 or newer is recommended | #### **Hardware Carrier** Additional HW Requirements: | Additional Hardware | Notes | |----------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | Cooler | It's recommended to use cooler on ZynqMP device | | USB Cable | Connect to USB2 or better USB3 Hub for proper power supply over USB | | DP Monitor | Optional HW Not all monitors are supported, also Adapter to other Standard can make drouble. Design was testet with <b>DELL U2412M</b> | | Micro USB to USB A Adapter | Adapter for USB Hub | | USB HUB | To connnect Mouse and Keyboard simultaneously | | USB Keyboard | need for Ubuntu/Debian GUI | | USB Mouse | need for Ubuntu/Debian GUI | | DP Cable | | |------------|----------------------------------------------------------------------| | Sata Disk | Optional HW | | SATA Cable | Optional HW | | PCIe Card | Optional HW | | ETH Cable | Optional HW Ethernet works with DHCP, but can be setup also manually | | SD Card | 16GB | Additional Hardware # **Content** For general structure and of the reference design, see Project Delivery - AMD devices # **Design Sources** | Туре | Location | Notes | |-----------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------| | Vivado | <design name="">/block_design<br/><design name="">/constraints<br/><design name="">/ip_lib</design></design></design> | Vivado Project will be generated by TE Scripts | | Vitis | <design name="">/sw_lib</design> | Additional Software Template for Vitis and apps_list.csv with settings automatically for Vitis app generation | | PetaLinux | <design name="">/os/petalinux</design> | PetaLinux template with current configuration | Design sources # **Additional Sources** | Т | уре | Location | Notes | |----|------|---------------------------------------|-----------------------------------------------| | SI | 5345 | <design name="">/misc/Si5345</design> | SI5345 Project with current PLL Configuration | Additional design sources # **Prebuilt** | File | File-Extension | Description | |---------------------------------------|----------------|------------------------------------------------------------------------------| | BIF-File | *.bif | File with description to generate Bin-File | | BIN-File | *.bin | Flash Configuration File with Boot-Image (Zynq-FPGAs) | | BIT-File | *.bit | FPGA (PL Part) Configuration File | | DebugProbes-File | *.ltx | Definition File for Vivado/Vivado Labtools Debugging Interface | | Diverse Reports | | Report files in different formats | | Hardware-Platform-Specification-Files | *.xsa | Exported Vivado Hardware Specification for Vitis and PetaLinux | | LabTools Project-File | *.lpr | Vivado Labtools Project File | | OS-Image | *.ub | Image with Linux Kernel (On Petalinux optional with Devicetree and RAM-Disk) | | Image | | Generic Linux kernel binary image file | |---------------------------|-------|---------------------------------------------------------------| | Software-Application-File | *.elf | Software Application for Zynq or MicroBlaze Processor Systems | | Device Tree Blob File | *.dtb | Contains a Device Tree Blob | Prebuilt files (only on ZIP with prebult content) #### **Download** Reference Design is only usable with the specified Vivado/SDK/PetaLinux/SDx version. Do never use different Versions of Xilinx Software for the same Project. Reference Design is available on: • TE0807 "SK DEMO1" Reference Design # **Design Flow** Reference Design is available with and without prebuilt files. It's recommended to use TE prebuilt files for first lunch. Trenz Electronic provides a tcl based built environment based on Xilinx Design Flow. See also: - AMD Development Tools#XilinxSoftware-BasicUserGuides - Vivado Projects TE Reference Design - Project Delivery. The Trenz Electronic FPGA Reference Designs are TCL-script based project. Command files for execution will be generated with "\_create\_win\_setup.cmd" on Windows OS and "\_create\_linux\_setup.sh" on Linux OS. TE Scripts are only needed to generate the vivado project, all other additional steps are optional and can also executed by Xilinx Vivado/SDK GUI. For currently Scripts limitations on Win and Linux OS see: Project Delivery Currently limitations of functionality 1. \_create\_win\_setup.cmd/\_create\_linux\_setup.sh and follow instructions on shell: 2. Press 0 and enter to start "Module Selection Guide" - 3. (optional Win OS) Generate Virtual Drive or use short directory for the reference design (for example x:\<design name>) - 4. Create Project (follow instruction of the product selection guide), settings file will be configured automatically during this process) - a. (optional for manual changes) Select correct device and Xilinx install path on "design\_basic\_settings.cmd" and create Vivado project with "vivado\_create\_project\_guimode.cmd" Note: Select correct one, see alsoTE Board Part Files - i. Important: Use Board Part Files, which ends with \*\_tebf0808 - 5. Create XSA and export to prebuilt folder - a. Run on Vivado TCL: TE::hw\_build\_design -export\_prebuilt Note: Script generate design and export files into prebuilt/hardware/short dir>. Use GUI is the same, except file export to prebuilt folder - 6. Create Linux (bl31.elf, uboot.elf, Image and system.dtb) with exported XSA - a. XSA is exported to "prebuilt\hardware\<short name>" Note: HW Export from Vivado GUI create another path as default workspace. Create Linux images on VM, see PetaLinux KICKstart - i. Use TE Template from /os/petalinux/ - ii. Execute the script file for Debian/Ubuntu - 7. Add Linux files (bl31.elf, uboot.elf, Image and system.dtb) to prebuilt folder - a. "prebuilt\os\petalinux\<ddr size>" or "prebuilt\os\petalinux\<short name>" - 8. Generate Programming Files with Vitis - a. Run on Vivado TCL: TE::sw run vitis -all - Note: Scripts generate applications and bootable files, which are defined in "sw\_lib\apps\_list.csv" - b. (alternative) Start SDK with Vivado GUI or start with TE Scripts on Vivado TCL: TE::sw\_run\_vitis Note: TCL scripts generate also platform project, this must be done manuelly in case GUI is used. See Vitis - 9. Preparing SD card for SD Filesystem and hard disk for HD Filesystem See Programming section ## Launch For basic board setup, LEDs... see: TEBF0808 Getting Started # **Programming** Check Module and Carrier TRMs for proper HW configuration before you try any design. Xilinx documentation for programming and debugging: Vivado/SDK/SDSoC-Xilinx Software Programming and Debugging ## Get prebuilt boot binaries - 1. \_create\_win\_setup.cmd/\_create\_linux\_setup.sh and follow instructions on shell - 2. Press 0 and enter to start "Module Selection Guide" - a. Select assembly version - b. Validate selection - c. Select Create and open delivery binary folder Note: Folder (<project foler>/\_binaries\_<Artikel Name>) with subfolder (boot\_<app name>) for different applications will be generated #### **QSPI** Not used in this example. #### SD - 1. Format the SD Card with SD Card Formatter or other tool - 2. Write the Debian image or Ubuntu image file on SD Card with Win32DiskImager - 3. It will automatically in BOOT directory two DTB file generated - a. system\_sd.dtb: This file ist used, if the root file system is located on SD card. - b. system\_harddisk.dtb: This file ist used, if the root file system is located on hard disk. - c. Note: To use one of the DTB files, this file must be renamed to system.dtb - 4. Rename the system\_sd.dtb file in BOOT directory to system.dtb - 5. Copy Petalinux Image (not use image.ub), system.dtb and Boot.bin files on SD-Card. - use files from (<project foler>/\_binaries\_<Articel Name>)/boot\_linux from generated binary folder,see: Get prebuilt boot binaries - or use prebuilt file location, see <design\_name>/prebuilt/readme\_file\_location.txt - 6. Set Boot Mode to SD-Boot. - Depends on Carrier, see carrier TRM. - 7. Insert SD-Card in SD-Slot. #### **JTAG** Not used on this Example. # **Usage** - 1. Prepare HW like described on section TE0807 StarterKit#Programming - 2. Connect UART USB (JTAG XMOD) - 3. Select SD Card as Boot Mode (or QSPI depending on step 1) - Note: See TRM of the Carrier, which is used. - 4. (Optional) Insert PCle Card (detection depends on Linux driver. Only some basic drivers are installed) - 5. (Optional) Connect Sata Disc - 6. (Optional) Connect DisplayPort Monitor (List of usable Monitors: https://www.xilinx.com/support/answers/68671.html) - 7. (Optional) Connect Network Cable - 8. Power On PCB Note: 1. ZynqMP Boot ROM loads PMU Firmware and FSBL from SD into OCM, 2. FSBL loads ATF(bl31.elf) and U-boot from SD/QSPI into DDR, 3. U-boot load Linux from SD into DDR. #### Linux - 1. Open Serial Console (e.g. putty) - a. Speed: 115200 - b. COM Port: Win OS, see device manager, Linux OS see dmesg [grep tty (UART is \*USB1) - Linux Console: Note: Wait until Linux boot finished For Linux Login use: - a. User Name: root - b. Password: root - 3. You can use Linux shell now. - 4. Debian Desktop - a. Use connected mouse + keyboard for interaction with GUI - b. Start the GUI with the command: startx - c. Web Browser Dillo open console and type dillo or use browser - d. open console and start video or audio with "mplayer <video or audio file>" - 5. Ubuntu Desktop - a. Use connected mouse + keyboard for interaction with GUI - b. Start the GUI with the command: startx - c. Web Browser Mozilla firefox can be used. - d. Audio or Vider file can also be performed directly in $\ensuremath{\mathsf{GUI}}$ #### Hard Disk (optional) To locate root file system on Hard disk: - 1. Plug in SD Card that you have prepared mit root file system - 2. Plug in Hard Disk in Sata port on the carrier board - 3. Format the hard disk by the following command: - a. mkfs.ext4 /dev/sda - 4. Edit the fstab file in directory /etc/ to mount hard disk by the following commands: - a. mkdir /media/harddisk - b. nano /etc/fstab - c. Add this line to the fstab file and save it : /dev/sda /media/harddisk/ defaults 0 3 - d. Reboot - 5. Copy entire root file system in direcroty ROOTFS from SD card to hard disk by the following commands: - a. cd /media/ROOTFS - b. cp -r ./ /media/harddisk - 6. Edit the fstab file in directory /media/harddisk/etc/ by the following commands and save it: - a. nano /media/harddisk/etc/fstab - b. Edit this line to the fstab file: /dev/sda /media/harddisk/ defaults 0 1 - c. Comment this line: #/dev/mmcblk1p2 /media/ROOTFS defaults 0 1 - 7. Shutdown the system 8. Format the SD card - 9. Rename the Device Tree Blob file system\_harddisk.dtb to system.dtb 10. Copy the following files to SD Card: a. Image b. BOOT.bin - c. system.dtb 11. Plug in the SD Card and turn on the system # **Vivado Hardware Manager** System Design - Vivado **Block Design** **Block Design** ## **PS** Interfaces Activated interfaces: | Туре | Note | |-------------|----------| | DDR | | | QSPI | MIO | | SD0 | MIO | | SD1 | MIO | | CAN0 | EMIO | | I2C0 | MIO | | PJTAG0 | MIO | | UART0 | MIO | | GPIO0 | MIO | | SWDT01 | | | TTC03 | | | GEM3 | MIO | | USB0 | MIO/GTP | | PCle | MIO/GTP | | SATA | GTP | | DisplayPort | EMIO/GTP | PS Interfaces # **Constrains** ## **Basic module constrains** ## \_i\_bitgen.xdc set\_property BITSTREAM.GENERAL.COMPRESS TRUE [current\_design] set\_property BITSTREAM.CONFIG.UNUSEDPIN PULLNONE [current\_design] # Design specific constrain #### \_i\_io.xdc ``` #System Controller IP #J3:31 LED_HD set_property PACKAGE_PIN K11 [get_ports BASE_sc0] #J3:41 set_property PACKAGE_PIN E14 [get_ports BASE_sc5] #J3:45 set_property PACKAGE_PIN C12 [get_ports BASE_sc6] set_property PACKAGE_PIN D12 [get_ports BASE_sc7] #J3:32 set_property PACKAGE_PIN J12 [get_ports BASE_sc10_io] #J3:34 set_property PACKAGE_PIN K13 [get_ports BASE_sc11] #J3:36 set_property PACKAGE_PIN A13 [get_ports BASE_sc12] #J3:38 set_property PACKAGE_PIN A14 [get_ports BASE_sc13] #J3:40 set_property PACKAGE_PIN E12 [get_ports BASE_sc14] #J3:42 set_property PACKAGE_PIN F12 [get_ports BASE_sc15] #J3:46 CAN S set_property PACKAGE_PIN A12 [get_ports BASE_sc16] #J3:48 LED_XMOD set_property PACKAGE_PIN B12 [get_ports BASE_sc17] #J3:50 CAN TX set_property PACKAGE_PIN B14 [get_ports BASE_sc18] #J3:52 CAN RX set_property PACKAGE_PIN C14 [get_ports BASE_sc19] set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc0] set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc5] set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc6] set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc7] set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc10_io] set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc11] set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc12] set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc13] set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc14] set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc15] set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc16] set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc17] set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc18] set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc19] # PLL #J4:74 #set_property PACKAGE_PIN AF15 [get_ports {si570_clk_p[0]}] #set_property IOSTANDARD LVDS [get_ports {si570_clk_p[0]}] #set_property IOSTANDARD LVDS [get_ports {si570_clk_n[0]}] # Audio Codec J3:49 B47 L9 N #LRCLK ``` ``` #BCLK J3:51 B47_L9_P #DAC_SDATA J3:53 B47_L7_N #ADC_SDATA J3:55 B47_L7_P set_property PACKAGE_PIN G14 [get_ports I2S_lrclk ] set_property PACKAGE_PIN H14 [get_ports I2S_bclk ] set_property PACKAGE_PIN C13 [get_ports I2S_sdin ] set_property PACKAGE_PIN D14 [get_ports I2S_sdout ] set_property IOSTANDARD LVCMOS18 [get_ports I2S_lrclk ] set_property IOSTANDARD LVCMOS18 [get_ports I2S_bclk ] set_property IOSTANDARD LVCMOS18 [get_ports I2S_sdin ] set_property IOSTANDARD LVCMOS18 [get_ports I2S_sdout ] ``` # Software Design - Vitis For SDK project creation, follow instructions from: Vitis # **Application** SDK template in ./sw\_lib/sw\_apps/ available. ## zynqmp\_fsbl TE modified 2019.2 FSBL #### General: - Modified Files: xfsbl\_main.c, xfsbl\_hooks.h/.c, xfsbl\_board.h/.c(search for 'TE Mod' on source code) - Add Files: te\_xfsbl\_hooks.h/.c (for hooks and board)\n\ - General Changes: - Display FSBL Banner and Device Name #### Module Specific: - Add Files: all TE Files start with te\_\* - o Si5345 Configuration - OTG+PCle Reset over MIO - I2C MUX for EEPROM MAC ## zynqmp\_fsbl\_flash TE modified 2019.2 FSBL #### General: - Modified Files: xfsbl\_initialisation.c, xfsbl\_hw.h, xfsbl\_handoff.c, xfsbl\_main.c - General Changes: - Display FSBL Banner - Set FSBL Boot Mode to JTAG - Disable Memory initialisation ## zynqmp\_pmufw Xilinx default PMU firmware. #### hello te0807 Hello TE0807 is a Xilinx Hello World example as endless loop instead of one console output. #### u-boot U-Boot.elf is generated with PetaLinux. Vitis is used to generate Boot.bin. # Software Design - PetaLinux For PetaLinux installation and project creation, follow instructions from: PetaLinux KICKstart # Config Start with petalinux-config or petalinux-config --get-hw-description Select Image Packaging Configuration ==> Root filesystem type ==> Select SD Card #### Changes: - CONFIG\_SUBSYSTEM\_PRIMARY\_SD\_PSU\_SD\_1\_SELECT=y - CONFIG\_SUBSYSTEM\_ETHERNET\_PSU\_ETHERNET\_3\_MAC="" - # CONFIG\_SUBSYSTEM\_BOOTARGS\_AUTO is not set - CONFIG\_SUBSYSTEM\_USER\_CMDLINE="console=ttyPS0,115200 earlycon clk\_ignore\_unused earlyprintk root=/dev/mmcblk1p2 rootfstype=ext4 rw rootwait cma=1024M" - CONFIG SUBSYSTEM DEVICETREE FLAGS="" - # CONFIG\_SUBSYSTEM\_IMAGES\_ADVANCED\_AUTOCONFIG\_DTB\_MEDIA\_BOOTIMAGE\_SELECT is not set - # CONFIG\_SUBSYSTEM\_IMAGES\_ADVANCED\_AUTOCONFIG\_DTB\_MEDIA\_FLASH\_SELECT is not set - CONFIG\_SUBSYSTEM\_IMAGES\_ADVANCED\_AUTOCONFIG\_DTB\_MEDIA\_SD\_SELECT=y - #CONFIG\_SUBSYSTEM\_IMAGES\_ADVANCED\_AUTOCONFIG\_DTB\_MEDIA\_ETHERNET\_SELECT is not set - # CONFIG\_SUBSYSTEM\_IMAGES\_ADVANCED\_AUTOCONFIG\_DTB\_MEDIA\_MANUAL\_SELECT is not set - CONFIG\_SUBSYSTEM\_IMAGES\_ADVANCED\_AUTOCONFIG\_DTB\_IMAGE\_NAME="system.dtb" - CONFIG SUBSYSTEM ENDIAN LITTLE=v - # CONFIG\_SUBSYSTEM\_IMAGES\_ADVANCED\_AUTOCONFIG\_KERNEL\_MEDIA\_FLASH\_SELECT is not set - CONFIG\_SUBSYSTEM\_IMAGES\_ADVANCED\_AUTOCONFIG\_KERNEL\_MEDIA\_SD\_SELECT=y - # CONFIG SUBSYSTEM IMAGES ADVANCED AUTOCONFIG KERNEL MEDIA ETHERNET SELECT is not set - # CONFIG\_SUBSYSTEM\_IMAGES\_ADVANCED\_AUTOCONFIG\_KERNEL\_MEDIA\_MANUAL\_SELECT is not set CONFIG\_SUBSYSTEM\_IMAGES\_ADVANCED\_AUTOCONFIG\_KERNEL\_IMAGE\_NAME="Image" #### **U-Boot** Start with petalinux-config -c u-boot #### Changes: - CONFIG\_ENV\_IS\_NOWHERE=y - # CONFIG\_ENV\_IS\_IN\_SPI\_FLASH is not set - CONFIG\_I2C\_EEPROM=y - CONFIG ZYNQ GEM I2C MAC OFFSET=0xFA - CONFIG\_SYS\_I2C\_EEPROM\_ADDR=0x50 - CONFIG\_SYS\_I2C\_EEPROM\_BUS=2 - CONFIG\_SYS\_EEPROM\_SIZE=256 - CONFIG\_SYS\_EEPROM\_PAGE\_WRITE\_BITS=0 CONFIG\_SYS\_EEPROM\_PAGE\_WRITE\_DELAY\_MS=0 - CONFIG\_SYS\_I2C\_EEPROM\_ADDR\_LEN=1 - CONFIG\_SYS\_I2C\_EEPROM\_ADDR\_OVERFLOW=0 ## **Device Tree** ``` /include/ "system-conf.dtsi" / { chosen { xlnx,eeprom = &eeprom; bootargs= "console=ttyPS0,115200 earlycon clk_ignore_unused earlyprintk root=/dev/mmcblk1p2 rootfstype=ext4 rw rootwait cma=1024M"; /* notes: root=/dev/mmcblklp2 for SD and root=/dev/sda for hard disk will be changed automatically by executing the debian/ubuntu script*/ }; }; /* notes: serdes: // PHY TYP see: dt-bindings/phy/phy.h /* default */ /* SD */ &sdhci1 { disable-wp; no-1-8-v; }; /* USB */ &dwc3_0 { status = "okay"; dr_mode = "host"; snps,usb3_lpm_capable; snps,dis_u3_susphy_quirk; snps,dis_u2_susphy_quirk; phy-names = "usb2-phy", "usb3-phy"; phys = <&lane1 4 0 2 100000000>; maximum-speed = "super-speed"; }; /* ETH PHY */ &gem3 { phy-handle = <&phy0>; phy0: phy0@1 { device_type = "ethernet-phy"; reg = <1>; }; }; /* QSPI */ ``` ``` aqspi { #address-cells = <1>; #size-cells = <0>; status = "okay"; flash0: flash@0 { compatible = "jedec,spi-nor"; reg = <0x0>; #address-cells = <1>; #size-cells = <1>; }; }; /* I2C */ &i2c0 { i2cswitch@73 { // u compatible = "nxp,pca9548"; #address-cells = <1>; #size-cells = <0>; reg = <0x73>; i2c-mux-idle-disconnect; i2c@0 { // MCLK TEBF0808 SI5338A, 570FBB000290DG_unassembled #address-cells = <1>; #size-cells = <0>; reg = <0>; }; i2c@1 \{ // SFP TEBF0808 PCF8574DWR #address-cells = <1>; #size-cells = <0>; reg = <1>; }; i2c@2 { // PCIe #address-cells = <1>; #size-cells = <0>; reg = <2>; }; i2c@3 { // SFP1 TEBF0808 #address-cells = <1>; #size-cells = <0>; reg = <3>; }; i2c@4 {// SFP2 TEBF0808 #address-cells = <1>; #size-cells = <0>; reg = <4>; }; i2c@5 { // TEBF0808 EEPROM #address-cells = <1>; #size-cells = <0>; reg = <5>; eeprom: eeprom@50 { compatible = "atmel,24c08"; reg = <0x50>; }; }; i2c@6 { // TEBF0808 FMC #address-cells = <1>; #size-cells = <0>; reg = <6>; }; i2c@7 { // TEBF0808 USB HUB ``` ``` #address-cells = <1>; #size-cells = <0>; reg = <7>; }; }; i2cswitch@77 { // u compatible = "nxp,pca9548"; #address-cells = <1>; #size-cells = <0>; reg = <0x77>; i2c-mux-idle-disconnect; i2c@0 { // TEBF0808 PMOD P1 #address-cells = <1>; #size-cells = <0>; reg = <0>; }; i2c@1 { // i2c Audio Codec #address-cells = <1>; #size-cells = <0>; reg = <1>; adau1761: adau1761@38 { compatible = "adi,adau1761"; reg = <0x38>; }; */ }; i2c@2 { // TEBF0808 Firefly A #address-cells = <1>; #size-cells = <0>; reg = <2>; }; i2c@3 { // TEBF0808 Firefly B #address-cells = <1>; #size-cells = <0>; reg = <3>; }; i2c@4 \{ //Module PLL Si5338 or SI5345 #address-cells = <1>; #size-cells = <0>; reg = <4>; }; i2c@5 { //TEBF0808 CPLD #address-cells = <1>; #size-cells = <0>; reg = <5>; }; i2c@6 { //TEBF0808 Firefly PCF8574DWR #address-cells = <1>; #size-cells = <0>; reg = <6>; }; i2c@7 { // TEBF0808 PMOD P3 #address-cells = <1>; #size-cells = <0>; reg = <7>; }; }; }; ``` ## Kernel Start with petalinux-config -c kernel Changes: - CONFIG\_CPU\_IDLE is not set (only needed to fix JTAG Debug issue) - CONFIG\_CPU\_FREQ is not set (only needed to fix JTAG Debug issue) - CONFIG\_EDAC\_CORTEX\_ARM64=y ## **Rootfs** Applications will be generated with Debian script or Ubuntu script (mkdebian\_stretch.sh/mkubuntu\_BionicBeaver.sh) # **Applications** Applications will be generated with Debian script or Ubuntu script (mkdebian\_stretch.sh/mkubuntu\_BionicBeaver.sh) # Additional Software No additional software is needed. ## **SI5345** File location <design name>/misc/Si5345/Si5345-\*.slabtimeproj General documentation how you work with these project will be available on Si5345 # Appx. A: Change History and Legal Notices # **Document Change History** To get content of older revision got to "Change History" of this page and select older document revision number. | Date | Document Revision | Authors | Description | | |------|-------------------|---------|-------------|--| | | | | | | 2019.2 release ## Error rendering macro 'pageinfo' Ambiguous method overloading for method jdk. proxy241.\$Proxy3496#hasCon tentLevelPermission. Cannot resolve which method to invoke for [null, class java. lang.String, class com. atlassian.confluence.pages. Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java. lang.String, class com. atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core. ContentEntityObject] # Error rendering macro 'pageinfo' Ambiguous method overloading for method jdk. proxy241.\$Proxy3496#hasCon tentLevelPermission. Cannot resolve which method to invoke for [null, class java. lang.String, class com. atlassian.confluence.pages. Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java. lang.String, class com. atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core. ContentEntityObject] ## Error rendering macro 'pageinfo' Ambiguous method overloading for method jdk. proxy241.\$Proxy3496#hasCon tentLevelPermission. Cannot resolve which method to invoke for [null, class java. lang.String, class com. atlassian.confluence.pages. Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java. lang.String, class com. atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com. atlassian.confluence.core. ContentEntityObject] all Error rendering macro 'pageinfo' Ambiguous method overloading for method jdk. proxy241.\$Proxy3496#hasCon tentLevelPermission. Cannot resolve which method to invoke for [null, class java. lang.String, class com. atlassian.confluence.pages. Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java. lang.String, class com. atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com. atlassian.confluence.core. ContentEntityObject] Document change history. # **Legal Notices** # **Data Privacy** Please also note our data protection declaration at https://www.trenz-electronic.de/en/Data-protection-Privacy # **Document Warranty** The material contained in this document is provided "as is" and is subject to being changed at any time without notice. Trenz Electronic does not warrant the accuracy and completeness of the materials in this document. Further, to the maximum extent permitted by applicable law, Trenz Electronic disclaims all warranties, either express or implied, with regard to this document and any information contained herein, including but not limited to the implied warranties of merchantability, fitness for a particular purpose or non infringement of intellectual property. Trenz Electronic shall not be liable for errors or for incidental or consequential damages in connection with the furnishing, use, or performance of this document or of any information contained herein. # **Limitation of Liability** In no event will Trenz Electronic, its suppliers, or other third parties mentioned in this document be liable for any damages whatsoever (including, without limitation, those resulting from lost profits, lost data or business interruption) arising out of the use, inability to use, or the results of use of this document, any documents linked to this document, or the materials or information contained at any or all such documents. If your use of the materials or information from this document results in the need for servicing, repair or correction of equipment or data, you assume all costs thereof. # **Copyright Notice** No part of this manual may be reproduced in any form or by any means (including electronic storage and retrieval or translation into a foreign language) without prior agreement and written consent from Trenz Electronic. # **Technology Licenses** The hardware / firmware / software described in this document are furnished under a license and may be used /modified / copied only in accordance with the terms of such license. ## **Environmental Protection** To confront directly with the responsibility toward the environment, the global community and eventually also oneself. Such a resolution should be integral part not only of everybody's life. Also enterprises shall be conscious of their social responsibility and contribute to the preservation of our common living space. That is why Trenz Electronic invests in the protection of our Environment. # REACH, RoHS and WEEE #### **REACH** Trenz Electronic is a manufacturer and a distributor of electronic products. It is therefore a so called downstream user in the sense of REACH. The products we supply to you are solely non-chemical products (goods). Moreover and under normal and reasonably foreseeable circumstances of application, the goods supplied to you shall not release any substance. For that, Trenz Electronic is obliged to neither register nor to provide safety data sheet. According to present knowledge and to best of our knowledge, no SVHC (Substances of Very High Concern) on the Candidate List are contained in our products. Furthermore, we will immediately and unsolicited inform our customers in compliance with REACH - Article 33 if any substance present in our goods (above a concentration of 0,1 % weight by weight) will be classified as SVHC by the European Chemicals Agency (ECHA). #### **RoHS** Trenz Electronic GmbH herewith declares that all its products are developed, manufactured and distributed RoHS compliant. #### WEEE Information for users within the European Union in accordance with Directive 2002/96/EC of the European Parliament and of the Council of 27 January 2003 on waste electrical and electronic equipment (WEEE). Users of electrical and electronic equipment in private households are required not to dispose of waste electrical and electronic equipment as unsorted municipal waste and to collect such waste electrical and electronic equipment separately. By the 13 August 2005, Member States shall have ensured that systems are set up allowing final holders and distributors to return waste electrical and electronic equipment at least free of charge. Member States shall ensure the availability and accessibility of the necessary collection facilities. Separate collection is the precondition to ensure specific treatment and recycling of waste electrical and electronic equipment and is necessary to achieve the chosen level of protection of human health and the environment in the European Union. Consumers have to actively contribute to the success of such collection and the return of waste electrical and electronic equipment. Presence of hazardous substances in electrical and electronic equipment results in potential effects on the environment and human health. The symbol consisting of the crossed-out wheeled bin indicates separate collection for waste electrical and electronic equipment. Trenz Electronic is registered under WEEE-Reg.-Nr. DE97922676. Error rendering macro 'page-info' Ambiguous method overloading for method jdk.proxy241.\$Proxy3496#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence.pages.Page] due to overlapping prototypes between: [interface com. atlassian.confluence.user.ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject]