# **TE0630 Dip Switch S1B (Configuration)**

TE0630 is provided with a Dip switch S1B. Dip switch S1B conditions the value of signal PS\_EN.

In this way, S1B conditionally/unconditionally enables the power rails 1.2 V, 1.5 V and 2.5 V.

Please note the 4 switch labels are on one side and the <ON> label is on the opposite side.

DIP slide switches S1[A:D] condition the value of some system signals as described in the table below.



Dip switch S1[A:D]. The switch S1B is the one with label 2 and B



Dip switch S1B schematic.

|              | U2C           |             |                   |
|--------------|---------------|-------------|-------------------|
| FD0 R94 33R  |               |             | 13 R39 IFCLK      |
| FD1 R95 33R  |               |             | 338               |
| FD2 R96 33R  |               | PAO/INITO   | 33 PAO/INTO       |
| FD3 R97 33R  |               |             | 34 PA1/INT1       |
| FD4 R98 33R  |               |             | 35 PA2/SLOE       |
| FD5 R99 33R  |               |             | 36 PA3/WU         |
| FD6 R100 33R |               |             | 37 PA4/FIFOADR0   |
| FD7 R101 33R |               |             | 8 PA5/FIFOADR1    |
|              |               |             | 39 PA6/PKTEND     |
| FX2 PS EN    |               | TAOTRIEND   |                   |
| FX2_PROGB    |               |             | 40 PA7/FLAGD/SLCS |
| DONE         |               |             | 2 RDY1/SLWR       |
| INIT_B       |               |             | 1 RDY0/SLRD       |
| CSO B        |               | RDT0/SLRD - |                   |
| CCLK         | 50 PD5/ED[12] |             | 31 CTL2/FLAGC     |
| MOSI         |               |             | 30 CTL1/FLAGB     |
| MISO         | 52 PD7/ED[14] |             | 29 CTL0/FLAGA     |
|              |               | CILU/FLAGA  |                   |

#### When S1B = FX2 PON, PS\_EN=FX2\_PS\_EN

#### CY7C68013A-56LTXC

When S1B is turned **off** (**FX2 PON position**), the 1.2 V, 1.5 V and 2.5 V power rails are controlled by the USB (EZ-USB FX2LP USB FX2) microcontroller. At start-up, the USB microcontroller switches off the power rails 1.2 V, 1.5 V and 2.5 V and starts up the module in low-power mode. After enumeration, the USB microcontroller firmware enables (switches on) the power rails 1.2 V, 1.5 V and 2.5 V, if enough current is available from the USB bus.

When S1B is turned on (PON position), the power rails 1.2 V, 1.5 V and 2.5 V are always enabled (switched on).

| S1B position  | Default position | Effect on 1.2 V, 1.5 V and 2.5 V rails                                                      |  |
|---------------|------------------|---------------------------------------------------------------------------------------------|--|
| FX2 PON (off) | <                | Power rails 1.2 V, 1.5 V and 2.5 V controlled by USB FX2 microcontroller (signal FX2_PS_EN) |  |
|               |                  | <b>PS_EN = FX2_PS_EN =</b> 1 or 0                                                           |  |
| PON (on)      | 8                | Power rails 1.2 V, 1.5 V and 2.5 V always enabled ( <b>PS_EN</b> = 1)                       |  |
|               |                  | <b>PS_EN FX_PS_EN</b> = 1 or 0                                                              |  |

Dip switch S1B settings overview (power rails 1.2 V, 1.5V and 2.5 V only).

# Signal FX2\_PS\_EN

To command signal **FX2\_PS\_EN**, read the reference firmware code. IOD = 0x03; // Enable PS\_EN and disable PROG\_B OED = 0x03; // Configure PS\_EN and PROG as outputs

Table from EZ-USB(R) Technical Reference Manual (EZ-USB\_TRM.pdf)

| Port D Pin | Alternate<br>Function | Alternate Function is Selected By | Alternate Function is Described in |
|------------|-----------------------|-----------------------------------|------------------------------------|
| PD[7:0]    | FD[15:8]              | IFCFG1 = 1 and                    | Slave FIFOs chapter 9 on page 99   |
|            |                       | any WORDWIIDE bit = 1             |                                    |

Table from EZ-USB(R) Technical Reference Manual (EZ-USB\_TRM.pdf).

# Signal PS\_EN

• Signal PS\_EN enables (1) or disables (0) power rails 1.2 V, 1.5 V and 2.5 V.



Power rails 1.2 V, 1.5 V and 2.5 V could be enabled/disabled by signal PS\_EN.

• Power-rail 3.3V is not controlled by signal PS\_EN and is unconditionally enabled.



#### Power rails 3.3V could not be enabled/disabled by signal PS\_EN.

### VCCIO assembly options

According to the corresponding assembly option, power rail VCCCIO0 (enabled by PS\_EN and switch S1B) can depend or not on the power rail 2.5V.

See section "FPGA I/O banks power supply" here.

### **Dip Switch S1B = FX2 PON**

When Dip switch S1B is in the left position (= FX2 PON : power rails conditionally on depending on signal FX2\_PS\_EN), signal PS\_EN is set to signal FX2\_PS\_EN (PS\_EN = FX2\_PS\_EN) driven by the EZ-USB FX2LP USB FX2 microcontroller under user control (IOD and OED of fw.c).



S1B on position FX2 PON (PS\_EN = FX2\_PS\_EN = 1 or 0).

- Dynamic full power operation (PS\_EN = 1): when the EZ-USB FX2LP USB FX2 microcontroller sets signal PS\_EN = FX2\_PS\_EN = high, power rails 1.2 V, 1.5 V and 2.5 V are enabled. This setting can be useful for .
- Dynamic low power operation (PS\_EN = 0): when the EZ-USB FX2LP USB FX2 microcontroller resets signal PS\_EN = FX2\_PS\_EN = low, the following components are switched off:
  - FPGA core logic (1.2 V)
  - DDR SDRAM (2.5 V)
  - FPGA bank 1 (1.5 V)
  - ° VREF1 (0.75 V)
  - VCCCIO0 (2.5 V) FPGA bank 0 (if R102+R103- assembly)

# Dip Switch S1B = PON

Full power operation (**PS\_EN = 1**): when Dip switch S1B is in the right position (PON = power rails unconditionally on), signal PS\_EN is set to power rail 3.3 V. Thus power rails 1.2 V, 1.5 V and 2.5 V are unconditionally enabled.



S1B on position PON (PS\_EN FX2\_PS\_EN = x; PS\_EN = high ).

### Summary table

The table below summarizes all switching options implied by Dip switch S1B and firmware signal FX2\_PS\_EN (under the standard assembly option).

| power rail                                              | S1B= PON<br>(PS_EN = 1)<br>(PS_EN FX2_PS_EN)<br>(Full power) | S1B = FX2 PON and<br>PS_EN = FX2_PS_EN = 1<br>(Dynamic full power) | S1B = FX2 PON and<br>PS_EN = FX2_PS_EN = 0<br>(Dynamic low power) |
|---------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------|
| 1.2 V                                                   | on                                                           | on                                                                 | off                                                               |
| 1.5 V                                                   | on                                                           | on                                                                 | off                                                               |
| 2.5 V                                                   | on                                                           | on                                                                 | off                                                               |
| VCCCIO0 (= 2.5 V)<br>R102-R103+ assembly <sup>(1)</sup> | on                                                           | on                                                                 | off                                                               |
| VCCCIO0 (= 3.3 V)<br>R102+R103- assembly <sup>(2)</sup> | on                                                           | on                                                                 | on                                                                |

<sup>(1)</sup> R102 unpopulated / R103 populated

<sup>(2)</sup> R102 populated / R103 unpopulated Dip switch S1B settings overview ( 1.2 V, 1.5 V , 2.5 V, VCCIO0).