### **TEM0005 TRM**

#### Download PDF version of this document.

#### **Table of Contents**

- Overview
  - Key Features
  - Block Diagram
  - Main Components
  - Initial Delivery State
  - Configuration Signals
- Signals, Interfaces and Pins
  - Board to Board (B2B) I/Os
  - JTAG Interface
  - Test Points
- On-board Peripherals
  - (Quad) SPI Flash Memory
  - EEPROM
  - Authentication IC
  - DDR3L SDRAM
  - Ethernet Transceiver
  - Clock Sources
- Power and Power-On Sequence
  - Power Supply
  - Power Consumption
  - Power Distribution Dependencies
  - Power-On Sequence
  - Voltage Monitor Circuit
  - Power Rails
  - Bank Voltages
- Board to Board Connectors
- Technical Specifications
  - Absolute Maximum Ratings
  - Recommended Operating Conditions
  - Physical Dimensions
- Currently Offered Variants
- Revision History
  - Hardware Revision History
  - Document Change History
- Disclaimer
  - Data Privacy
  - Document Warranty
  - Limitation of Liability
  - Copyright Notice
  - Technology Licenses
  - Environmental Protection
  - REACH, RoHS and WEEE

#### Overview

The Trenz Electronic TEM0005-02 is a low-cost module with Microsemi SmartFusion2 SoC and 32 MByte flash memory for configuration and operation. S martFusion2 combines a 166 MHz Cortex-M3 MCU with 256 KByte Flash and 80 KByte SRAM as well as 12 kLUT FPGA Core Logic.

Refer to http://trenz.org/tem0005-info for the current online version of this manual and other available documentation.

### **Key Features**

- SoC/FPGA
  - o Package: VFG400
  - Device: M2S010, M2S050 \*

- o Engine: 166Mhz 32Bit ARM Cortex-M3
- Speed: Standard
- Temperature: C, I\*

#### • RAM/Storage

- Low Power DDR3
  - Data width: 16bitSize: def. 2Gb
- SPI Flash
- size: 256 M bit

  Stringsin

#### On Board

- Crypto Authentication IC
   Voltage monitor IC
   10/100 Mbps PHY Ethernet

#### • Interface

- Samtec ST5 B2B Connector
- Power
  - o 3.3V supplied from carrier

#### • Dimension

- o 56 x 31 mm
- Notes
   \* depends on assembly version

# **Block Diagram**



TEM0005 block diagram

## **Main Components**





#### TEM0005 main components

- 1. Microsemi SmartFusion2 SoC, U2
- 2. Dual DCDC Regulator, U7
- 3. EEPROM, U4
- 4. 10/100 Mb Ethernet, U1
- 5. QSPI Flash, U3
- **6.** Authentication IC, U6
- DDR3 Memory, U5
   B2B Connector, J1

### **Initial Delivery State**

| Storage device name  | Content        | Notes |
|----------------------|----------------|-------|
| Quad SPI Flash       | Not Programmed |       |
| EEPROM               | Not Programmed |       |
| CryptoAuthentication | Not Programmed |       |

Initial delivery state of programmable devices on the module

### **Configuration Signals**

| Signal | B2B   | VO | Note             |
|--------|-------|----|------------------|
| RESET  | J1-11 |    | Active low reset |
|        |       |    |                  |

Reset process.

# Signals, Interfaces and Pins

# Board to Board (B2B) I/Os

FPGA bank number and number of I/O signals connected to the B2B connector, J1.

| FPGA Bank | Interface | I/O Signal Count | Voltage Level | Notes |
|-----------|-----------|------------------|---------------|-------|
| Bank 1    | GPIO      | 8x Single Ended  | 3.3V          |       |
|           | UART      | 4x Single Ended  | 3.3V          |       |
|           |           |                  |               |       |

|        | I2C      | 2x Single Ended                | 3.3V  |          |
|--------|----------|--------------------------------|-------|----------|
|        | GOLDEN   | 1x Single Ended                | 3.3V  |          |
| Bank 2 | ULPI/I/O | 12x Single Ended               | 3.3V  |          |
|        | I2C      | 2x Single Ended                | 3.3V  |          |
|        | GPIO     | 10x Single Ended               | 3.3V  |          |
|        | SC SPI   | 4x Single Ended                | 3.3V  |          |
|        | SPI1     | 7x Single Ended                | 3.3V  |          |
| Bank 3 | JTAG     | 5x Single Ended                | 3.3V  |          |
|        | Reset    | 1x Single Ended                | 3.3V  |          |
| Bank 4 | I/O      | 24x Single Ended/12 LVDS pairs | 3.3V  |          |
| Bank 6 | I/O      | 28x Single Ended/14 LVDS pairs | VDDI6 | max 2.5V |
| Bank 7 | I/O      | 4x Single Ended                | 3.3V  |          |

General PL I/O to B2B connectors information

#### **JTAG Interface**

JTAG access to the TEM0005 SoM through B2B connector J1.

| JTAG Signal | B2B Connector |
|-------------|---------------|
| TMS         | J1-14         |
| TDI         | J1-8          |
| TDO         | J1-10         |
| TCK         | J1-12         |
| TRST        | J1-7          |

JTAG pins connection

### **Test Points**

| Test Point | Signal | Connected to  | Notes |
|------------|--------|---------------|-------|
| TP1        | CLKOUT | Regulator, U7 |       |

**Test Points Information** 

# **On-board Peripherals**

| Chip/Interface | Designator | Notes |
|----------------|------------|-------|
| QSPI           | U3         |       |
| DDR3L SDRAM    | U5         |       |
| EEPROM         | U4         |       |

| Authentication IC | U6 |  |
|-------------------|----|--|
| Ethernet PHY      | U1 |  |
| Oscillators       | Y3 |  |

On board peripherals

# (Quad) SPI Flash Memory

The TEM0005 is equipped with a (Q)SPI flash memory, U3 provided in order to store data and configuration.

| Schematic | U3 Pin | Connected to | Notes |
|-----------|--------|--------------|-------|
| SPI0_SS0  | nCE    | FPGA Bank 2  |       |
| SPI0_CLK  | SCK    | FPGA Bank 2  |       |
| SPI0_SDO  | SI/IO0 | FPGA Bank 2  |       |
| SPI0_SDI  | SO/IO0 | FPGA Bank 2  |       |

Quad SPI interface MIOs and pins

#### **EEPROM**

The TEM0005 is equipped with an EEPROM IC, U4. The  $I^2C$  signals are connected to authentication IC as well.

| Schematic | U4 Pin | Notes |
|-----------|--------|-------|
| I2C0_SCL  | SCL    |       |
| I2C0_SDA  | SDA    |       |

#### I2C EEPROM interface MIOs and pins

| Pin     | I2C Address | Designator | Notes |
|---------|-------------|------------|-------|
| SCL/SDA | 0x70        | U4         |       |

I2C address for EEPROM

#### **Authentication IC**

There is an Authentication IC ATECC608A provided on TEM0005, The IC is connected to I2C0 bus.

| Pin | Schematic | Notes        |
|-----|-----------|--------------|
| SCL | 12C0_SCL  | Serial Clock |
| SDA | I2C1_SCL  | Serial Data  |

#### Authentication IC information

| Pin     | I2C Address | Designator | Notes                                                                  |
|---------|-------------|------------|------------------------------------------------------------------------|
| SCL/SDA | 0xC0        | U6         | This is the default value, which can be changed, see device datasheet. |

I2C address for Authentication IC

### **DDR3L SDRAM**

The TEM0005 SoM has 2 Gb volatile DDR3L SDRAM IC for storing user application code and data.

• Part number: IS43TR16128CL-125KBLI

Supply voltage: 1.5 V
Temperature: -40 to 95 °C

### **Ethernet Transceiver**

On board 10/100 Mbps Ethernet Transceiver U1 is provided on the module TEM0005.

| U1 Pin      | Signal Name       | Connected to           | Note |
|-------------|-------------------|------------------------|------|
| RXM/RXP     | ETH1_RX           | B2B, J1                |      |
| TXM/TXP     | ETH1_TX           | B2B, J1                |      |
| LED0/NWAYEN | ETH1_LED0         | B2B, J1                |      |
| LED1/SPEED  | ETH1_LED1         | B2B, J1                |      |
| MDIO        | ETH1_MDIO         | FPGA Bank 7, U2        |      |
| MDC         | ETH1_MDC          | FPGA Bank 7, U2        |      |
| REXT        | -                 | GND                    |      |
| INTRP       | ETH1_INTRP        | FPGA Bank 7, U2        |      |
| XO/XI       | -                 | Crystal Oscillator, Y3 |      |
| nRST        | ETH1_RST          | FPGA Bank 7, U2        |      |
| CONFIG02    | ETH1_COL/CRC/RXDV | FPGA Bank 7, U2        |      |
| TXC         | ETH1_TXC          | FPGA Bank 7, U2        |      |
| TXEN        | ETH1_TXEN         | FPGA Bank 7, U2        |      |
| TXD03       | ETH1_TXD03        | FPGA Bank 7, U2        |      |
| RXD03       | ETH1_RXD03        | FPGA Bank 7, U2        |      |
| RXC         | ETH1_RXC          | FPGA Bank 7, U2        |      |
| RXCER       | ETH1_RXCER        | FPGA Bank 7, U2        |      |

Ethernet PHY to Zynq SoC connections

### **Clock Sources**

| Designator | Description        | Frequency | Note                 |
|------------|--------------------|-----------|----------------------|
| Y3         | Crystal Oscillator | 25 MHz    | Connected to ETH PHY |

Osillators

# Power and Power-On Sequence

### **Power Supply**

Power supply with minimum current capability of 1.5 A for system startup is recommended.

### **Power Consumption**

| Power Input Pin | Typical Current |
|-----------------|-----------------|
| VIN             | TBD*            |

#### **Power Consumption**

### **Power Distribution Dependencies**



Power Distribution

### **Power-On Sequence**



Power Sequency

# **Voltage Monitor Circuit**

The TEM0005 is equipped with a voltage monitoring IC, U8. Reset Logic Output (nRST) asserts low when any of the V1, V2, or ADJ inputs are below their reset thresholds.

<sup>\*</sup> TBD - To Be Determined



Voltage Monitor Circuit

#### **Power Rails**

| Power Rail Name | B2B Connector J1 Pin | Direction | Notes |
|-----------------|----------------------|-----------|-------|
| 3.3V            | 1, 2, 3, 4           | Input     |       |
| VDDI6           | 22                   | Input     |       |

Module power rails.

# **Bank Voltages**

| Bank  | Schematic Name | Voltage   | Notes               |
|-------|----------------|-----------|---------------------|
| Bank0 | 1.5V           | 1.5V      |                     |
| Bank1 | 3.3V           | 3.3V      |                     |
| Bank2 | 3.3V           | 3.3V      |                     |
| Bank3 | 3.3V           | 3.3V      |                     |
| Bank4 | 3.3V           | 3.3V      |                     |
| Bank5 | 3.3V           | 3.3V      |                     |
| Bank6 | VDDI6          | max. 2.5V | supplied by carrier |
| Bank7 | 3.3V           | 3.3V      |                     |

Zynq SoC bank voltages.

### **Board to Board Connectors**

Unable to render {include} The included page could not be found.

# **Technical Specifications**

# **Absolute Maximum Ratings**

| Symbols | Description          | Min  | Max  | Unit |
|---------|----------------------|------|------|------|
| VIN     | Input Supply Voltage | -0.3 | 3.63 | V    |
| STG_T   | Storage Temperature  | -45  | 125  | °C   |

PS absolute maximum ratings

### **Recommended Operating Conditions**

Operating temperature range depends also on customer design and cooling solution. Please contact us for options.

| Parameter | Min    | Max  | Units | Reference Document                                                 |
|-----------|--------|------|-------|--------------------------------------------------------------------|
| VIN       | 3.15   | 3.45 | V     | See the carrier datasheets.                                        |
| OPT_T     | 0 /-40 | 85   | °C    | See Microsemi Smartfusion2 datasheet. Depends on assembly version. |

Recommended operating conditions.

# **Physical Dimensions**

• Module size: 56 mm x 31 mm. Please download the assembly diagram for exact numbers.

• Mating height with standard connectors: 4 mm.

PCB thickness: 1.6 mm.



Physical Dimension

# **Currently Offered Variants**

| Trenz shop TEM0005 overview page |             |
|----------------------------------|-------------|
| English page                     | German page |

**Trenz Electronic Shop Overview** 

# **Revision History**

# **Hardware Revision History**

| Date       | Revision | Changes         | Documentation Link |
|------------|----------|-----------------|--------------------|
| 2019-10-01 | REV01    | Initial Release | REV01              |

| <ul> <li>Support M2SU50 -&gt;added R29,R30, C24C26,C31</li> <li>Added resistor R32</li> <li>Full upd LIB</li> </ul> |  | 2020-05-20 | REV02 |  | REV02 |
|---------------------------------------------------------------------------------------------------------------------|--|------------|-------|--|-------|
|---------------------------------------------------------------------------------------------------------------------|--|------------|-------|--|-------|

#### **Hardware Revision History**

Hardware revision number can be found on the PCB board together with the module model number separated by the dash.



Board hardware revision number.

# **Document Change History**

| Date                            | Revision                        | Contributor                     | Description       |
|---------------------------------|---------------------------------|---------------------------------|-------------------|
|                                 |                                 |                                 | • initial Release |
| Error rendering macro 'page     | Error rendering macro 'page-    | Error rendering macro 'page-    |                   |
| info'                           | info'                           | info'                           |                   |
| Ambiguous method                | Ambiguous method                | Ambiguous method                |                   |
| overloading for method jdk.     | overloading for method jdk.     | overloading for method jdk.     |                   |
| proxy279.\$Proxy4022#hasCon     |                                 | proxy279.\$Proxy4022#hasCon     |                   |
| tentLevelPermission. Cannot     | tentLevelPermission. Cannot     | tentLevelPermission. Cannot     |                   |
| resolve which method to         | resolve which method to         | resolve which method to         |                   |
| invoke for [null, class java.   | invoke for [null, class java.   | invoke for [null, class java.   |                   |
| lang.String, class com.         | lang.String, class com.         | lang.String, class com.         |                   |
| atlassian.confluence.pages.     | atlassian.confluence.pages.     | atlassian.confluence.pages.     |                   |
| Page] due to overlapping        | Page] due to overlapping        | Page] due to overlapping        |                   |
| prototypes between: [interface  | prototypes between: [interface  | prototypes between: [interface  |                   |
| com.atlassian.confluence.user.  | com.atlassian.confluence.user.  | com.atlassian.confluence.user.  |                   |
| ConfluenceUser, class java.     | ConfluenceUser, class java.     | ConfluenceUser, class java.     |                   |
| lang.String, class com.         | lang.String, class com.         | lang.String, class com.         |                   |
| atlassian.confluence.core.      | atlassian.confluence.core.      | atlassian.confluence.core.      |                   |
| ContentEntityObject] [interface | ContentEntityObject] [interface | ContentEntityObject] [interface |                   |
| com.atlassian.user.User,        | com.atlassian.user.User,        | com.atlassian.user.User, class  |                   |
| class java.lang.String, class   | class java.lang.String, class   | java.lang.String, class com.    |                   |
| com.atlassian.confluence.core.  |                                 | atlassian.confluence.core.      |                   |
| ContentEntityObject]            | ContentEntityObject]            | ContentEntityObject]            |                   |
| Somemanny Sujest                |                                 |                                 |                   |
|                                 |                                 |                                 | <b>၂</b>          |

all Error rendering macro 'pageinfo' Ambiguous method overloading for method jdk. proxy279.\$Proxy4022#hasCon tentLevelPermission. Cannot resolve which method to invoke for [null, class java. lang.String, class com. atlassian.confluence.pages. Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java. lang.String, class com. atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com. atlassian.confluence.core. ContentEntityObject]

Document change history.

#### Disclaimer

### **Data Privacy**

Please also note our data protection declaration at https://www.trenz-electronic.de/en/Data-protection-Privacy

### **Document Warranty**

The material contained in this document is provided "as is" and is subject to being changed at any time without notice. Trenz Electronic does not warrant the accuracy and completeness of the materials in this document. Further, to the maximum extent permitted by applicable law, Trenz Electronic disclaims all warranties, either express or implied, with regard to this document and any information contained herein, including but not limited to the implied warranties of merchantability, fitness for a particular purpose or non infringement of intellectual property. Trenz Electronic shall not be liable for errors or for incidental or consequential damages in connection with the furnishing, use, or performance of this document or of any information contained herein.

### **Limitation of Liability**

In no event will Trenz Electronic, its suppliers, or other third parties mentioned in this document be liable for any damages whatsoever (including, without limitation, those resulting from lost profits, lost data or business interruption) arising out of the use, inability to use, or the results of use of this document, any documents linked to this document, or the materials or information contained at any or all such documents. If your use of the materials or information from this document results in the need for servicing, repair or correction of equipment or data, you assume all costs thereof.

#### **Copyright Notice**

No part of this manual may be reproduced in any form or by any means (including electronic storage and retrieval or translation into a foreign language) without prior agreement and written consent from Trenz Electronic.

#### **Technology Licenses**

The hardware / firmware / software described in this document are furnished under a license and may be used /modified / copied only in accordance with the terms of such license.

#### **Environmental Protection**

To confront directly with the responsibility toward the environment, the global community and eventually also oneself. Such a resolution should be integral part not only of everybody's life. Also enterprises shall be conscious of their social responsibility and contribute to the preservation of our common living space. That is why Trenz Electronic invests in the protection of our Environment.

#### REACH, RoHS and WEEE

#### **REACH**

Trenz Electronic is a manufacturer and a distributor of electronic products. It is therefore a so called downstream user in the sense of REACH. The products we supply to you are solely non-chemical products (goods). Moreover and under normal and reasonably foreseeable circumstances of application, the goods supplied to you shall not release any substance. For that, Trenz Electronic is obliged to neither register nor to provide safety data sheet. According to present knowledge and to best of our knowledge, no SVHC (Substances of Very High Concern) on the Candidate List are contained in our products. Furthermore, we will immediately and unsolicited inform our customers in compliance with REACH - Article 33 if any substance present in our goods (above a concentration of 0,1 % weight by weight) will be classified as SVHC by the European Chemicals Agency (ECHA).

#### **RoHS**

Trenz Electronic GmbH herewith declares that all its products are developed, manufactured and distributed RoHS compliant.

#### WEEE

Information for users within the European Union in accordance with Directive 2002/96/EC of the European Parliament and of the Council of 27 January 2003 on waste electrical and electronic equipment (WEEE).

Users of electrical and electronic equipment in private households are required not to dispose of waste electrical and electronic equipment as unsorted municipal waste and to collect such waste electrical and electronic equipment separately. By the 13 August 2005, Member States shall have ensured that systems are set up allowing final holders and distributors to return waste electrical and electronic equipment at least free of charge. Member States shall ensure the availability and accessibility of the necessary collection facilities. Separate collection is the precondition to ensure specific treatment and recycling of waste electrical and electronic equipment and is necessary to achieve the chosen level of protection of human health and the environment in the European Union. Consumers have to actively contribute to the success of such collection and the return of waste electrical and electronic equipment. Presence of hazardous substances in electrical and electronic equipment results in potential effects on the environment and human health. The symbol consisting of the crossed-out wheeled bin indicates separate collection for waste electrical and electronic equipment.

Trenz Electronic is registered under WEEE-Reg.-Nr. DE97922676.

Error rendering macro 'page-info'

Ambiguous method overloading for method jdk.proxy279.\$Proxy4022#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence.pages.Page] due to overlapping prototypes between: [interface com. atlassian.confluence.user.ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject]