### **TEB0912 CPLD** 1 Overview Overview Feature Summary 1.2 Firmware Revision and supported PCB Revision Lattice Mach CO 1.2 Firmware Revision and supported PCB Revision Lattice Mach CO 1.2 Firmware Revision and supported PCB Revision Lattice Mach CO 1.2 Firmware Revision and supported PCB Revision Lattice Mach CO 1.2 Firmware Revision and supported PCB Revision Lattice Mach CO 1.2 Firmware Revision and Supported PCB Revision Lattice Mach CO 1.2 Firmware Revision and Supported PCB Revision Lattice Mach CO 1.2 Firmware Revision and Supported PCB Revision Lattice Mach CO 1.2 Firmware Revision and Supported PCB Revision Lattice Mach CO 1.2 Firmware Revision and Supported PCB Revision Lattice Mach CO 1.2 Firmware Revision In Revision Lattice Mach CO 1.2 Firmware Revision In Revision Lattice Mach CO 1.2 Firmware Firm FPGA. - o 3.4 Data Privacy - 3.5 Document Warranty # Feature Summary ce - 3.8 Technology Licenses - Power Managementental Protection - Reset Management, RoHS and WEEE - 4 Jana & ox counting nts - Boot Mode - User IOs - LED and power state display - UART - I2C Slave - I2C Master - I2C to GPIO - RAM Memory - Data Management State Machine - Temperature Sensor TMP461 - Current Sensor INA219AIDCNR ## Firmware Revision and supported PCB Revision See Document Change History ## **Product Specification** ## **Port Description** | Name / opt.<br>VHDL Name | Direction | Pin | Pullup/Down<br>(HW) | Bank Power | Description | | |--------------------------|-----------|-----|---------------------|------------|-------------|--| |--------------------------|-----------|-----|---------------------|------------|-------------|--| | ALERT_N | in | B33 | (UP) | +3.3V_STB | Digital output . Interrupt or SMBus alert output of temperature sensors (TMP461AIRUN T- U43,U47,U52, U57,U4) and temperature sensor with integrated fan control (LM96163-U61) / currently_not_us ed | |--------------------------------------------------------|-------|-----|-------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CPLD_DEBUG0 | inout | A41 | NONE (UP) | +3.3V_STB | CPLD debug pin 0 | | CPLD_DEBUG1 | inout | A2 | UP (UP) | +3.3V_STB | CPLD debug pin<br>1 For<br>monitoring of<br>I2C master<br>clock (SCL) | | CPLD_DEBUG2 | inout | B1 | UP (UP) | +3.3V_STB | CPLD debug pin<br>2 For<br>monitoring of<br>I2C master data<br>(SDA) | | CPLD_DEBUG3 | inout | A3 | (NONE) | +3.3V_STB | CPLD debug pin<br>3 /currently_not_<br>used | | CPLD_HD0 | inout | В3 | UP (UP) | +3.3V_STB | High density IOs select 0 | | CPLD_HD1 | inout | B28 | UP (UP) | +3.3V_STB | High density IOs select 1 | | EN_VCCINT | out | B22 | NONE (DOWN) | +3.3V_STB | Enable pin for<br>+0.85V DC-DC<br>converter<br>(LTM4630EY-<br>U42A) | | EN_VTT_DDR | out | A22 | NONE (DOWN) | +3.3V_STB | Enable pin for<br>2A Peak Sink<br>/Source DDR<br>Termination<br>Regulator<br>(TPS51206-U2,<br>U3) | | EN+0.<br>85V_GT_AVCC_<br>PS/<br>EN_0V85_GT_A<br>VCC_PS | out | B21 | NONE (DOWN) | +3.3V_STB | Enable pin for<br>1.5A low-<br>dropout linear<br>regulator<br>(TPS74801DRC-<br>U45) | | EN+0.<br>9V_GT_AVCC/<br>EN_0V9_GT_AV<br>CC | out | B14 | NONE (DOWN) | +3.3V_STB | Enable pin for<br>quad DC-DC<br>microModule<br>regulator with<br>configurable 4A<br>output array for<br>+0.9V output<br>voltage<br>(LTM4644EY-<br>U44) | | EN+1.0V/<br>EN_1V0 | out | A46 | NONE (DOWN) | +3.3V_STB | Enable pin for<br>1.5A low-<br>dropout linear<br>regulator with<br>+1.0V output<br>voltage<br>(TPS74801DRC-<br>U13) | |------------------------------------------------------|-----|-----|-------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | EN+1.2V_DDR/<br>EN_1V2_DDR | out | A34 | NONE (DOWN) | +3.3V_STB | Enable pin for<br>quad DC-DC<br>microModule<br>regulator with<br>configurable 4A<br>output array for<br>+1.2V output<br>voltage<br>(LTM4644EY-<br>U53) | | EN+1.<br>2V_GT_AVTT/<br>EN_1V2_GT_AV<br>TT | out | B16 | NONE (DOWN) | +3.3V_STB | Enable pin for<br>quad DC-DC<br>microModule<br>regulator with<br>configurable 4A<br>output array for<br>+1.2V output<br>voltage<br>(LTM4644EY-<br>U48) | | EN+1.<br>2V_PLL_PS/<br>EN_1V2_PLL_PS | out | A15 | NONE (DOWN) | +3.3V_STB | Enable pin for<br>1.5A low-<br>dropout linear<br>regulator<br>(TPS74801DRC-<br>U46) | | EN+1.<br>3V_MGT_PS/<br>EN_1V3_GT_PS | out | B15 | NONE (DOWN) | +3.3V_STB | Enable pin for<br>quad DC-DC<br>microModule<br>regulator with<br>configurable 4A<br>output array for<br>+1.37V output<br>voltage<br>(LTM4644EY-<br>U44) | | EN+1.8V/<br>EN_1V8 | out | B13 | NONE (DOWN) | +3.3V_STB | Enable pin for<br>quad DC-DC<br>microModule<br>regulator with<br>configurable 4A<br>output array for<br>+1.8V output<br>voltage<br>(LTM4644EY-<br>U53) | | EN+1.8V_AUX/<br>EN_1V8_AUX | out | A30 | NONE (DOWN) | +3.3V_STB | Enable pin for<br>1.5A low-<br>dropout linear<br>regulator with<br>+1.8V output<br>voltage (TPS74<br>801DRC-U49,<br>U50,U51) | | EN+1.<br>8V_GT_AVTT_P<br>S/<br>EN_1V8_GT_AV<br>TT_PS | out | B20 | NONE (DOWN) | +3.3V_STB | Enable pin for<br>1.5A low-<br>dropout linear<br>regulator with<br>+1.8V output<br>voltage (TPS74<br>801DRC-U54) | | EN+2.5V_DDR/<br>EN_2V5_DDR | out | A44 | NONE (DOWN) | +3.3V_STB | Enable pin for<br>1.5A low-<br>dropout linear<br>regulator with<br>+2.5V output<br>voltage (TPS74<br>801DRC-U55,<br>U56) | |-----------------------------------|-----|-----|-------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | EN+2V_MGT_P<br>S/<br>EN_2V0_GT_PS | out | A21 | NONE (DOWN) | +3.3V_STB | Enable pin for<br>quad DC-DC<br>microModule<br>regulator with<br>configurable 4A<br>output array for<br>+2.0V output<br>voltage<br>(LTM4644EY-<br>U48) | | EN+3.3V/<br>EN_3V3 | out | B18 | NONE (DOWN) | +3.3V_STB | Enable pin for<br>quad DC-DC<br>microModule<br>regulator with<br>configurable 4A<br>output array for<br>+3.3V output<br>voltage<br>(LTM4644EY-<br>U1) | | EN+5V_BIAS/<br>EN_5V_VBIAS | out | A17 | NONE (DOWN) | +3.3V_STB | Enable pin for<br>low dropout<br>linear regulator<br>with +5V output<br>voltage<br>(ADP7102ACPZ-<br>U58) | | EXT_STATUS_L<br>ED_G | out | B9 | (NONE) | +3.3V_STB | External status<br>LED green (J40-<br>Pin2) /currently_<br>not_used | | EXT_STATUS_L<br>ED_R | out | A25 | (NONE) | +3.3V_STB | External status<br>LED red (J40-<br>Pin3) /currently_<br>not_used | | FAN_EN | out | B29 | NONE (UP) | +3.3V_STB | Enables a smart<br>high-side power<br>switch to drive<br>the FAN<br>(BTS41411N-<br>U60) | | FPGA_DONE | in | A24 | NONE (UP) | +3.3V_STB | FPGA PL<br>configuration<br>done indicator | | FTDI_PWR_EN_N | in | A36 | NONE (UP) | +3.3V_STB | Active low<br>power enable<br>output of FTDI<br>chip<br>(FT2232H56Q-<br>U38) | | FTDI_RX | out | A35 | NONE (NONE) | +3.3V_STB | UART RXD of<br>FTDI chip<br>(FT2232H56Q-<br>U38) | | FTDI_TCK | in | A45 | UP (NONE) | +3.3V_STB | FTDI JTAG<br>clock pin<br>(FT2232H56Q-<br>U38) | | FTDI_TDI | in | A47 | UP (NONE) | +3.3V_STB | FTDI JTAG data<br>input pin<br>(FT2232H56Q-<br>U38) | |--------------------------------|-------|-----|-------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------| | FTDI_TDO | out | A48 | NONE (NONE) | +3.3V_STB | FTDI JTAG data<br>output pin<br>(FT2232H56Q-<br>U38) | | FTDI_TMS | in | B34 | NONE (NONE) | +3.3V_STB | FTDI JTAG<br>mode select pin<br>(FT2232H56Q-<br>U38) | | FTDI_TX | in | B27 | UP (NONE) | +3.3V_STB | UART TXD of<br>FTDI chip<br>(FT2232H56Q-<br>U38) | | I2C_SCL_CPLD | inout | B32 | NONE (UP) | +3.3V_STB | I2C clock pin<br>that connected<br>to all<br>temperature<br>sensors and<br>current sensor | | I2C_SDA_CPLD | inout | A42 | NONE (UP) | +3.3V_STB | I2C data pin that<br>connected to all<br>temperature<br>sensors and<br>current sensor | | JTAGEN | in | В30 | (DOWN) | +3.3V_STB | JTAG enable<br>input pin of<br>CPLD (Dip<br>switch S4-1) If<br>logical low,<br>JTAG routed to<br>FPGA. If logical<br>high, CPLD<br>access. | | MIO30 /<br>MIO30_UART0_<br>RXD | out | A8 | NONE (NONE) | +1.8V | MIO30 pin of<br>FPGA<br>(XCZU11EG-<br>1FFVC1760I-<br>U30R) | | MIO31<br>/MIO31_UART0<br>_TXD | in | A9 | UP (NONE) | +1.8V | MIO31 pin of<br>FPGA<br>(XCZU11EG-<br>1FFVC1760I-<br>U30R) | | MIO32 /<br>MIO32_UART1_<br>TXD | in | B8 | (NONE) | +1.8V | MIO32 pin of<br>FPGA<br>(XCZU11EG-<br>1FFVC1760I-<br>U30R)<br>/currently_not_u<br>sed | | MIO33 /<br>MIO33_UART1_<br>RXD | out | В7 | (NONE) | +1.8V | MIO33 pin of<br>FPGA<br>(XCZU11EG-<br>1FFVC1760I-<br>U30R)<br>/currently_not_u<br>sed | | MR | out | A26 | UP (UP) | +3.3V_STB | Manual-reset<br>that connected<br>to MR pin of<br>ultralow supply-<br>current voltage<br>monitor chip<br>(TPS3106K33D<br>BVR-U73) | |--------------------------------------------------------|-----|-----|-----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | NetU68_B2 | | B2 | | | /currently_not_u sed | | PG_VCCINT | in | B23 | NONE (UP) | +3.3V_STB | Power good pin<br>for +0.85V DC-<br>DC converter<br>(LTM4630EY-<br>U42A) | | PG+0.<br>85V_GT_AVCC_<br>PS/<br>PG_0V85_GT_A<br>VCC_PS | in | B12 | NONE (UP) | +3.3V_STB | Power good pin<br>for 1.5A low-<br>dropout linear<br>regulator for +0.<br>85V output<br>voltage<br>(TPS74801DRC-<br>U45) | | PG+0.<br>9V_GT_AVCC/<br>PG_0V9_GT_A<br>VCC | in | A18 | NONE (UP) | +3.3V_STB | Power good pin<br>for quad DC-DC<br>microModule<br>regulator with<br>configurable 4A<br>output array for<br>+0.9V output<br>voltage<br>(LTM4644EY-<br>U44) | | PG+1.0V/<br>PG_1V0 | in | B35 | NONE (UP) | +3.3V_STB | Power good pin<br>for 1.5A low-<br>dropout linear<br>regulator with<br>+1.0V output<br>voltage<br>(TPS74801DRC-<br>U13) | | PG+1.2V_DDR/<br>PG_1V2_DDR | in | A33 | NONE (UP) | +3.3V_STB | Power good pin<br>for quad DC-DC<br>microModule<br>regulator with<br>configurable 4A<br>output array for<br>+1.2V output<br>voltage<br>(LTM4644EY-<br>U53) | | PG+1.<br>2V_GT_AVTT/<br>PG_1V2_GT_A<br>VTT | in | A11 | NONE (UP) | +3.3V_STB | Power good pin<br>for quad DC-DC<br>microModule<br>regulator with<br>configurable 4A<br>output array for<br>+1.2V output<br>voltage<br>(LTM4644EY-<br>U48) | | PG+1.<br>2V_PLL_PS/<br>PG_1V2_PLL_PS | in | A28 | NONE (UP) | +3.3V_STB | Power good pin<br>for 1.5A low-<br>dropout linear<br>regulator for +1.<br>2V output<br>voltage<br>(TPS74801DRC-<br>U46) | |------------------------------------------------------|----|-----|-----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | PG+1.<br>3V_MGT_PS/<br>PG_1V3_MGT_<br>PS | in | A20 | NONE (UP) | +3.3V_STB | Power good pin<br>for quad DC-DC<br>microModule<br>regulator with<br>configurable 4A<br>output array for<br>+0.9V output<br>voltage<br>(LTM4644EY-<br>U44) | | PG+1.8V/<br>PG_1V8 | in | B25 | NONE (UP) | +3.3V_STB | Power good pin<br>for quad DC-DC<br>microModule<br>regulator with<br>configurable 4A<br>output array for<br>+1.8V output<br>voltage<br>(LTM4644EY-<br>U53) | | PG+1.8V_AUX/<br>PG_1V8_AUX | in | A27 | NONE (UP) | +3.3V_STB | Power good pin<br>for 1.5A low-<br>dropout linear<br>regulator with<br>+1.8V output<br>voltage (TPS74<br>801DRC-U50) | | PG+1.<br>8V_AUX_PS/<br>PG_1V8_AUX_<br>PS | in | B10 | NONE (UP) | +3.3V_STB | Power good pin<br>for 1.5A low-<br>dropout linear<br>regulator with<br>+1.8V output<br>voltage (TPS74<br>801DRC-U51) | | PG+1.<br>8V_GT_AUX/<br>PG_1V8_GT_A<br>UX | in | A13 | NONE (UP) | +3.3V_STB | Power good pin<br>for 1.5A low-<br>dropout linear<br>regulator with<br>+1.8V output<br>voltage (TPS74<br>801DRC-U49) | | PG+1.<br>8V_GT_AVTT_P<br>S/<br>PG_1V8_GT_A<br>VTT_PS | in | A16 | NONE (UP) | +3.3V_STB | Power good pin<br>for 1.5A low-<br>dropout linear<br>regulator with<br>+1.8V output<br>voltage (TPS74<br>801DRC-U54) | | PG+2.5V_DDR/<br>PG_2V5_DDR | in | A32 | NONE (UP) | +3.3V_STB | Power good pin<br>for 1.5A low-<br>dropout linear<br>regulator with<br>+2.5V output<br>voltage (TPS74<br>801DRC-U55) | | PG+2.<br>5V_PL_DDR/<br>PG_2V5_PL_DDR | in | A38 | NONE (UP) | +3.3V_STB | Power good pin<br>for 1.5A low-<br>dropout linear<br>regulator with<br>+2.5V output<br>voltage (TPS74<br>801DRC-U56) | |--------------------------------------|-------|-----|-------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | PG+2V_MGT_P<br>S/<br>PG_2V_MGT_PS | in | A1 | NONE (UP) | +3.3V_STB | Power good pin<br>for quad DC-DC<br>microModule<br>regulator with<br>configurable 4A<br>output array for<br>+2.0V output<br>voltage<br>(LTM4644EY-<br>U48) | | PG+3.3V/<br>PG_3V3 | in | A23 | NONE (UP) | +3.3V_STB | Power good pin<br>for quad DC-DC<br>microModule<br>regulator with<br>configurable 4A<br>output<br>array with +3.<br>3V output<br>voltage<br>(LTM4644EY-<br>U1) | | PWR_BTN | in | A12 | UP (UP) | +3.3V_STB | Power button input (J40-Pin1) | | PWR_STAT_GRN | out | B24 | NONE (NONE) | +3.3V_STB | Red LED for<br>power status<br>display ( D11-<br>Red) | | PWR_STAT_RED | out | A31 | NONE (NONE) | +3.3V_STB | Green LED for<br>power status<br>display (D12-<br>Green) | | SRST_B | inout | B5 | NONE (UP) | +1.8V | PS software<br>reset (Active<br>Low)<br>(XCZU11EG-<br>1FFVC1769I-<br>U30S) | | ТСК | out | A5 | NONE (NONE) | +1.8V | Zynq JTAG<br>clock pin<br>(XCZU11EG-<br>1FFVC1760I-<br>U30S) | | TDI | out | B4 | NONE (NONE) | +1.8V | Zynq JTAG data<br>input pin<br>(XCZU11EG-<br>1FFVC1760I-<br>U30S) | | TDO | in | A6 | NONE (NONE) | +1.8V | Zynq JTAG data<br>output pin<br>(XCZU11EG-<br>1FFVC1760I-<br>U30S) | | THERM_N | in | A40 | (UP) | +3.3V_STB | Overtemperature termal shutdown pin of temperature sensors ( TMP461, U43, U47, U52, U57, U4) and temperature sensor with integrated fan control (LM96163-U61) /currently_not_used | |---------|-----|-----|-------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TMS | out | A7 | NONE (NONE) | +1.8V | Zynq JTAG<br>mode select pin<br>(XCZU11EG-<br>1FFVC1760I-<br>U30S) | ## **Functional Description** ### **JTAG** JTAG signals routed directly through the CPLD to FPGA. Access between CPLD and FPGA is multiplexed via JTAGEN pin of CPLD (B30) (logical one for CPLD, logical zero for FPGA). | CPLD JTAGEN (Dip switch S4-1) | Description | |-------------------------------|-------------| | 0 | FPGA access | | 1 | CPLD access | **CPLD** access ### **Boot Mode** TEB0912 supports JTAG, QSPI and SD card boot modes. Boot mode depends on the logic state of S2 dip switch pins that are connected with FPGA boot mode configuration pins. | S2-4 | S2-3 | S2-2 | S2-1 | Boot Mode | |------|------|------|------|----------------| | OFF | OFF | OFF | OFF | PS JTAG | | OFF | OFF | ON | OFF | Quad-SPI (32b) | | ON | ON | ON | OFF | SD1 LS (3.0) | **Boot Mode table** #### **Power** In this board the CPLD is responsible for controlling and monitoring of output voltage and temperature of regulators and DC-DC converters. To control every converter chip or regulator the CPLD monitors power good signal of regulators or DC-DC converters continuously to avoid over-voltage in the power system. | Enable Power Schematic Pagdnput Signal Good power Ne | Regulator/ DC-DDeSigmaeoter Output power Net | |------------------------------------------------------|----------------------------------------------| |------------------------------------------------------|----------------------------------------------| | EN+1.0V | PG+1.0V | PCIe_Switch_<br>PWR | +1.37V | TPS74801DRC | U13 | +1.0V | |----------------------------------------|-------------------------------------------------------------|----------------------------|----------------------------------------|-------------------------------------------|------------|---------------------------------------------------| | EN+2.<br>5V_DDR | PG+2.<br>5V_DDR<br>PG+2.<br>5V_PL_DDR | POWER3<br>POWER3 | +3.3V<br>+3.3V | TPS74801DRC | <u>U56</u> | +2.5V_DDR<br>+2.<br>5V_PL_DDR | | EN+1.8V | PG+1.8V | POWER3 | +12V | LMT4644EY | U54 | +1.8V | | EN+1.<br>2V_DDR | PG+1.<br>2V_DDR | POWER3 | +12V | LMT4644EY | U53 | +1.2V_DDR | | EN+1.<br>8V_AUX | PG+1.<br>8V_AUX<br>PG+1.<br>8V_GT_AUX<br>PG+1.<br>8V_AUX_PS | POWER2<br>POWER2<br>POWER2 | +2V_MGT_PS<br>+2V_MGT_PS<br>+2V_MGT_PS | TPS74801DRC<br>TPS74801DRC<br>TPS74801DRC | U49<br>U51 | +1.8V_AUX<br>+1.<br>8V_GT_AUX<br>+1.<br>8V_AUX_PS | | EN+1.<br>2V_PLL_PS | PG+1.<br>2V_PLL_PS | POWER1 | +1.37V | TPS74801DRC | U46 | +1.<br>2V_PLL_PS | | EN+0.<br>85V_GT_AVC<br>C_PS | PG+0.<br>85V_GT_AVC<br>C_PS | POWER1 | +1.37V | TPS74801DRC | U45 | +0.<br>85V_GT_AVC<br>C_PS | | EN+1.<br>8V_GT_AVTT<br>_PS | PG+1.<br>8V_GT_AVTT<br>_PS | POWER3 | +2V_MGT_PS | TPS74801DRC | U54 | +1.<br>8V_GT_AVTT<br>_PS | | EN+1.<br>2V_GT_AVTT | PG+1.<br>2V_GT_AVTT | POWER2 | +12V | LTM4644EY | U48 | +1.<br>2V_GT_AVTT | | EN+5V_BIAS | | POWER6 | +12V | ADP7102ACP<br>Z-5.0-R7 | U58 | +5V_BIAS | | EN+0.<br>9V_GT_AVCC | PG+0.<br>9V_GT_AVCC | POWER1 | +12V | LTM4644EY | U44 | +0.<br>9V_GT_AVCC | | EN+1.<br>3V_MGT_PS | PG+1.<br>3V_MGT_PS | POWER1 | +12V | LTM4644EY | U44 | +1.37V | | EN+2V_MGT<br>_PS | PG+2V_MGT<br>_PS | POWER2 | +12V | LTM4644EY | U48 | +2V_MGT_PS | | EN_VTT_DD<br>R_PL<br>EN_VTT_DD<br>R_PS | | POWER4<br>POWER4 | +3.3V<br>+3.3V | TPS51206DSQ<br>TPS51206DSQ | U3 | VTT_DDR_PL<br>VTT_DDR_PS | | EN+3.3V | PG+3.3V | POWER4 | +12V | LTM4644EY | U1 | +3.3V | | EN_VCCINT | PG_VCCINT | POWER0 | +12V | LTM4630EY | U42A | +0.<br>85V_VCCINT | PG and EN Signals **Power Sequencing State Machine** | | Sequence | Power<br>Net Name | Corresponde | nt RegMannoer on | Bo <b>zme</b> ble<br>Signal | PG Signal | Description | | |--|----------|-------------------|-------------|------------------|-----------------------------|-----------|-------------|--| |--|----------|-------------------|-------------|------------------|-----------------------------|-----------|-------------|--| | 2 | VCC_PSAUX VCC_PSADC VCCO_PSIO VCC_PSPLL VPS_MGTRA VCC VCC_PSDDR _PLL VCCINT_IO VCCBRAM VCCAUX VCCAUX VCCAUX_IO VMGTAVCC | +1. 8V_AUX_PS +1.8V +1.8V +1. 2V_PLL_PS +0. 85V_GT_AVC C_PS +1. 8V_AUX_PS +0. 85V_VCCINT +0. 85V_VCCINT +1.8V_AUX +1.8V_AUX +1.8V_AUX +3.3V | U51<br>U53<br>U546<br>U45<br>U51<br>U42<br>U42<br>U42<br>U50<br>U50<br>U50<br>U44<br>U1 | EN_1V8_AUX EN_1V8 EN_1V8 EN_1V2_PLL PS EN_0V85_GT _AVCC_PS EN_1V8_AUX EN_VCCINT EN_VCCINT EN_1V8_AUX EN_1V8_AUX EN_1V8_AUX EN_0V9_GT_ AVCC EN_3V3 | PG_1V8_AUX PG_1V8 PG_1V8 PG_1V2_PLL _PS PG_0V85_GT _AVCC_PS PG_1V8_AUX PG_VCCINT PG_1V8_AUX PG_1V8_AUX PG_0V9_GT_ AVCC PG_3V3 | 3.3V pin is connect ed to DDR regulator inputs. ( +2. 5V_PL_DDR , +2. 5V_DDR , VTT_DD R_PS and VTT_DD R_PL) | |---|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------| | 3 | VPS_MGTRA VTT VCCO_PSDDR VMGTAVTT | +1.<br>8V_GT_AVTT<br>_PS<br>+1.2V_DDR<br>+1.<br>2V_GT_AVTT | U54<br>U53<br>U48 | EN_1V8_GT_<br>AVTT_PS<br>EN_1V2_DDR<br>EN_1V2_GT_<br>AVTT | PG_1V8_GT_<br>AVTT_PS<br>PG_1V2_DDR<br>PG_1V2_GT_<br>AVTT | +1. 2V_DDR is connect ed to DDR_PL and DDR_P S regulator inputs. | | 4 | | VTT_DDR_PL<br>,<br>VTT_DDR_P<br>S<br>+2.<br>5V_PL_DDR<br>,+2.5V_DDR<br>+1.0V | U2,U3<br>U55,U56<br>U13 | EN_VTT_DDR<br>EN_2V5_DDR<br>EN_1V0 | PG_2V5_DD<br>R,<br>PG_2V5_PL_<br>DDR<br>PG_1V0 | • +1.0V is for PCIe switch. | Power sequencing table ### I2C The main interface in the system is I2C interface. The user can input the data in the system through i2c slave subsystem. The entered data is stored in RAM memory. The state machine reads the stored data and communicates with corresponding sensor through i2c master subsystem and stores the feedback data again in RAM memory. The user can read back reported data for example temperature value. ### Internal Registers Ram memory is a 16x8 Byte Memory. | Register Name | Register address | | Е | Bits | 5 | | | | | | | | | | | CPLD | FPGA | |------------------|------------------|---|-----|------|---|---|----------|---|---|--------|---|---------------|-----|-------------------------------------------------------|---|-------|-------| | config_reg | 0x00 | | 0 | 0 | 6 | 4 | <b>5</b> | 4 | 0 | 3 read | 1 | w ri t e b it | | s<br>t<br>a<br>rt<br>b | 0 | Read | Write | | sensor_addr | 0x01 | 8 | 3-b | its | | _ | | | | | | | | | + | Read | Write | | pointer_reg_byte | 0x02 | 8 | 3-b | its | | | | | | | | | | | İ | Read | Write | | data_to_write | 0x03 | 8 | 3-b | its | | | | | | | | | | | Ť | Read | Write | | Reserved | 0x04 | 8 | 3-b | its | | | | | | | | | | | T | | | | Reserved | 0x05 | 8 | 3-b | its | | | | | | | | | | | Ī | | | | Reserved | 0x06 | 8 | 3-b | its | | | | | | | | | | | Ī | | | | Reserved | 0x07 | 8 | 3-b | its | | | | | | | | | | | Ī | | | | state register | 0x08 | | | 7 | 6 | į | 5 | 4 | ı | 3 | | 2 | 1 0 | | | Write | Read | | | | | 0 | 0 | C | D | 0 | | 0 | C | ) | 0 | | d<br>a<br>t<br>a<br>tr<br>a<br>n<br>s<br>b<br>u<br>sy | | | | | data_to_read | 0x09 | 8-bits | Write | Read | |--------------|------|--------|-------|------| | Reserved | 0x0A | 8-bits | | | | Reserved | 0x0B | 8-bits | | | | Reserved | 0x0C | 8-bits | | | | Reserved | 0x0D | 8-bits | | | | Reserved | 0x0E | 8-bits | | | | Reserved | 0x0F | 8-bits | | | #### Registers The memory consists of the following registers: - config\_reg - sensor\_addr - pointer\_reg\_byte - data\_to\_write - state\_reg - data\_to\_read Sensor\_addr register consists of sensor address that the temperature should be read from. Pointer\_reg\_byte is sensor internal register address that is to be written to or read from. Data\_to\_write register consists of data that in pointer\_reg\_byte will be written. The readed data from sensor is saved in data\_to\_read register. As long as state machine is busy , it will be state\_teg value equal to 0x01. Config\_reg consists of control bits. To start data transfer in state machine start\_bit must be set to 1. If write\_bit set to one, the inhalt of data\_to\_write will be written in pointer\_reg\_byte register of sensor. To read the inhalt of pointer\_reg\_byte register of sensor the read\_bit must be set to 1. #### Transfer state machine To manage data transfer between RAM memory and i2c master subsystem that is connected with sensors, it is necessary to design a state machine. This state machine will be controlled with control bits of config\_reg register. If start\_bit is activated, state machine begins to transfer data between RAM memory and i2c master subsystem. If write\_bit is set to one, saved data in RAM memory will be written in temperature sensor. If read\_bit is set to one, temperature value will be readed from sensor and will be saved in RAM memory. Every state in the state machine consists of a state machine to manage i2c master communications. In the following diagram this state machine construction is shown: Sensors on board | Sensor<br>Name | Sensor I2C address | connection | Description | Chip Name | Description | |-------------------------------------------------|--------------------|------------|--------------------------|-----------|-----------------------------------------| | +12V, Current<br>sensor | 0x40 | CPLD | Currently not suppported | INA219 | For more information refer to Datasheet | | Temperature sensor of +0. 85V_VCCINT DC-DC | 0x48 | CPLD | Supported | TMP461 | For more information refer to Datasheet | | Temperature<br>sensor of DDR<br>power and +1.8V | 0x4A | CPLD | Supported | TMP461 | | | Temperature sensor of +3.3V | 0x4B | CPLD | Supported | TMP461 | | |---------------------------------------------------|------|------|-----------|--------|--| | Temperature sensor with integrated fan controller | 0x4C | CPLD | Supported | TMP461 | | | Temperature sensor of +1. 2V_GT_AVTT | 0x4D | CPLD | Supported | TMP461 | | | Temperature sensor of +0. 9V_GT_AVCC | 0x4E | CPLD | Supported | TMP461 | | Sensors All temperature sensors are TMP461 of texas instruments. When this sensor is in shutdown mode, a single conversion is started by writing any value in one\_shot\_start register (poniter address 0x0F). The device returns to shutdown mode when the conversion and cycle completes. The result value is saved in high and low byte of Local/ Remote temperature registers. The high byte consists of temperature integer value and low byte consists of fraction part of temperature value. (Pointer addresses 0x00,0x15 for local temperature register and pointer addresses 0x01,0x10 for remote temperature register). The channel enable register (read address 16h, write address 16h) enables or disables the temperature conversion of remote and local temperature sensors. LEN (bit 0) of the channel enable register enables/disables the conversion of local temperature. REN (bit 1) of the channel enable register enables/disables the conversion of remote temperature. Both LEN and REN are set to 1 (default), this enables the ADC to convert both local and remote temperatures. The TMP461 device is a digital temperature sensor that combines a local temperature measurement channel and a remote-junction temperature measurement channel in a single WQFN-10 package. The device is two-wire and SMBus-interface-compatible with nine pin-programmable bus address options, and is specified over a temperature range of -40°C to 125°C. The TMP461 device also contains multiple registers for programming and holding configuration settings, temperature limits, and temperature measurement results. In the following it is listed important registers of this sensor: - STATUS REG-----Addr ---> 0x02 (read only) (Default N/A) - Local temperature register MSB 8 bits-----Addr ---> 0x00 (read only) (Default 0x00) - Local temperature register LSB 4 bits------Addr ---> 0x15 (read only) (Default 0x00) - Remote temperature register MSB 8 bits-----Addr ---> 0x01 (read only) (Default 0x00) - Remote temperature register LSB 4 bits-----Addr ---> 0x10 (read only) (Default 0x00) - Configuration register------Addr ---> 0x03 (read/write) (Default 0x00) Channel enable register------Addr ---> 0x16 (read/write) (Default 0x03) - Conversion rate register------Addr ---> 0x04 (read/write) (Default 0x08) One-shot start register------Addr ---> 0x0F (read/write) (Default 0x08) The INA219 is a high-side current shunt and power monitor with an I2C interface. The INA219 monitors both shunt drop and supply voltage, with programmable conversion times and filtering. A programmable calibration value, combines with an internal multiplier, enables direct readouts in amperes. An additional multiplying register calculates power in watts. The I2C interface features 16 programmable accesses. To access these sensors through ZynqMP can be executed the following instructions in linux console consecutively: - 1. Write device address - i2cset -y 2 0x20 0x01 <sensor address> --> This command writes sensor address in RAM memory address 0x01 (sensor\_addr register) - 2. Write register address - i2cset -y 2 0x20 0x02 <register address> --> This command writes desired register address in RAM memory address 0x02 (pointer\_reg\_byte register) - 3. Write data that should be written in the register • i2cset -y 2 0x20 0x03 <data to write> --> This command writes desired value in RAM memory address 0x03 (data\_to\_write register) #### 4. Start to write data • i2cset -y 2 0x20 0x00 0x03 --> This command set write\_bit to one. (Write command) #### 5. Stop writing data • i2cset -y 2 0x20 0x00 0x00 --> This command stops writing in RAM memory. #### 6. Start to read data • i2cset -y 2 0x20 0x00 0x05 --> This command set read\_bit to one. (Read command) #### 7. Stop reading data • i2cset -y 2 0x20 0x00 0x00 --> This command stops reading from RAM memory. #### 8. Read data\_to\_read register • i2cget -y 2 0x20 <data to read> --> This command reads data from desired register. ## For example to read a temperature sensor it is necessary to give the following commands in linux console: • i2cset -y 2 0x20 0x01 <sensor address> --> Writing device address • i2cset -y 2 0x20 0x02 0x0F --> Writing One-shot register address ullet i2cset -y 2 0x20 0x03 0xFF --> Writing any value in the register to start converting of ADC in sensor • i2cset -y 2 0x20 0x00 0x03 --> Start to write these values ullet i2cset -y 2 0x20 0x02 0x00 --> Writing address of local temperature high byte register that consists of the temperature value • i2cset -y 2 0x20 0x00 0x03 --> Start to write these values • i2cset -y 2 0x20 0x00 0x00 --> To turn i2c master data transfer off • i2cset -y 2 0x20 0x00 0x00 --> To turn i2c master data transfer off • i2cget -y 2 0x20 0x09 --> Reading temperature value from data\_to\_read register • i2cset -y 2 0x20 0x02 0x15 --> Writing address of local temperature low byte register that consists of fraction of the temperature value • i2cset -y 2 0x20 0x00 0x03 --> Start to write these values • i2cset -y 2 0x20 0x00 0x00 --> To turn i2c master data transfer off • i2cset -y 2 0x20 0x00 0x05 --> Start to read temperature value of sensor and save it in data\_to\_read register - i2cset -y 2 0x20 0x00 0x00 --> To turn i2c master data transfer off - i2cget -y 2 0x20 0x09 --> Reading temperature fraction value from data\_to\_read register If the following shell script is executed in linux console it can be read all temperatures of all temperature sensors on the board. This script file will be executed automatically while booting, if this file is copied to SD card. ``` init.sh #!/bin/sh set sensor_addr=0 # Temperature = Temp+Fraction*16^- 1 °C for example 50+1*16^-1 = 50.0625 °C Temp=0 # 8bits Fraction=0 4bits i=0 n1 = 0 n2 = 0 for sensor_addr in 0x48 0x4A 0x4B 0x4C 0x4D 0x4E echo "Sensor Address $sensor_addr:" echo "Reading Sensor $i:" i2cset -y 2 0x20 0x01 $sensor_addr # Write sensor address in RAM memory address 0x01 i2cset -y 2 0x20 0x02 0x0F # Write one-shot-start register address in 0x02 of RAM i2cset -y 2 0x20 0x03 0xFF # Write OxFF value in 0x03 address of RAM i2cset -y 2 0x20 0x00 0x03 # Writing in sensor i2cset -y 2 0x20 0x00 0x00 # Stop writing i2cset -y 2 0x20 0x02 0x00 # Write 0x00 value (local temperature register high byte address) in 0x02 of RAM memory i2cset -y 2 0x20 0x00 0x03 # Writing in sensor i2cset -y 2 0x20 0x00 0x00 # Stop writing i2cset -y 2 0x20 0x00 0x05 # Reading sensor i2cset -y 2 0x20 0x00 0x00 # Stop reading Temp=`i2cget -y 2 0x20 0x09` # Read temperature value stored in 0x09 address of RAM memory #echo $Temp n1=$(($Temp)) #echo $n1 i2cset -y 2 0x20 0x02 0x15 # Write 0x15 value (local temperature register low byte address) in 0x02 of RAM memory i2cset -y 2 0x20 0x00 0x03 # Writing in sensor i2cset -y 2 0x20 0x00 0x00 # Stop writing i2cset -y 2 0x20 0x00 0x05 # Reading sensor i2cset -y 2 0x20 0x00 0x00 # Stop reading Fraction=`i2cget -y 2 0x20 0x09` # Read temperature value stored in 0x09 address of RAM memory #echo $Fraction n2=$((Fraction>>4)) # Shift bits 4 times #echo $n2 echo "-----" #printf "Sensor %d Temperature = %d Celsius \n" $i $Temp #printf "Sensor %d Fraction = %d \n" $i $Fraction echo "Sensor $i Temperature = " ``` awk "BEGIN {print \$n1+\$n2\*16\*\*-1}" echo "-----" echo "Celsius" let i++ done | Init Start | |-----------------------------------------------------| | Run init.sh from SD card | | Sensor Address 0x48: | | Reading Sensor 0: | | | | Sensor 0 Temperature = | | 55.5625 | | Celsius | | | | Sensor Address 0x4A: | | Reading Sensor 1: | | | | Sensor 1 Temperature = | | 56.125 | | Celsius | | | | Sensor Address 0x4B: | | Reading Sensor 2: | | | | Sensor 2 Temperature = | | 58.3125 | | Celsius | | | | Sensor Address 0x4C: | | Reading Sensor 3: | | | | Sensor 3 Temperature = | | 46 | | Celsius | | | | Sensor Address 0x4D: | | Reading Sensor 4: | | | | Sensor 4 Temperature = | | 55.875 | | Celsius | | | | Sensor Address 0x4E: | | Reading Sensor 5: | | | | Sensor 5 Temperature = | | 57.125 | | Celsius | | 0010100 | | Init End | | Starting syslogd/klogd: done | | Starting Syslogd/Riogd: done Starting tcf-agent: OK | | Starting tor-agent: Ok | | PetaLinux 2020.2 petalinux ttyPS0 | | recalling 2020.2 pecalling ctyrou | | petalinux login: root | | Password: | | root@petalinux:~# | | Toolege Callinax."# | ### **LED** ### Green LED | State | Blink sequence | Comment | |----------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IDLE | OFF | Power sequencing can not be started. Power button is not pushed or is not pushed correctly. | | STAGE1 | 0000000* | The following power good signals are faulty. PG_VCCINT PG_1V3_MGT_PS PG_2V_MGT_PS | | STAGE2 | 000000** | The following power good signals are faulty. The error may be due to a problem in a corresponding DC-DC converter or regulator. PG_0V9_GT_AVCC PG_0V85_GT_AVCC_PS PG_1V2_PLL_PS PG_1V8 PG_3V3 PG_1V8_AUX PG_1V8_AUX_PS PG_1V8_GT_AUX | | STAGE3 | 00000*** | The following power good signals are faulty. The error may be due to a problem in a corresponding DC-DC converter or regulator. PG_1V2_DDR PG_1V8_GT_AVTT_PS PG_1V2_GT_AVTT | | STAGE4 | 0000**** | The following Power good signals are faulty. The error may be due to a problem in a corresponding DC-DC converter or regulator. PG_2V5_DDR PG_2V5_PL_DDR PG_1V0 | | WAIT_RDY | ***** | The state machine remains in this stage as soon as a counter is not overflowed. After overflowing the counter the state machine will jump in the next stage. | | RDY | ON | Power is ok and the FPGA is configured successfully. | ### **Green LED States** ### RED LED | Status | Blink sequence | Comment | |--------|----------------|---------| |--------|----------------|---------| | pg_all = '0' | ***** | One of the power good signals are faulty. The error may be due to a problem in a DC-DC converter or regulator. | |-------------------|----------|----------------------------------------------------------------------------------------------------------------| | MR = '0' | ****000 | Reset button is pushed. | | SRST_B ='0' | ****0000 | PS software reset (Active Low) is activated. | | FPGA_DONE ='0' | ***00000 | FPGA PL is not configured. | | FPGA_DONE ='0' | **000000 | FPGA PL is not configured. | | FTDI_PWR_EN_N='1' | *000000 | FTDI chip USB SUSPEND mode or device has not been configured. | | else | OFF | | **Red LED States** ## Appx. A: Change History and Legal Notices ## **Revision Changes** - Changes REV02 to REV03: - Added i2c slave to communicate with FPGA - O Added i2c master to read and write temperature sensors value - Added i2c master state machine to manage communication between CPLD and temp. - Added a 8x16 byte RAM to save data in RAM - Correction of power sequencing - Changes REV01 to REV02: - Power Management - o FAN enable - LED blink sequencing - Changes REV00 to REV01: - O Power on (min) - ° UART - o JTAG ## **Document Change History** To get content of older revision got to "Change History" of this page and select older document revision number. | Date | Document<br>Revision | CPLD<br>Firmware<br>Revision | Supported<br>PCB Revision | Authors | Description | | |-------|----------------------|----------------------------------|----------------------------|---------|-------------------------------------------------------|-------------------------------------------------------------------------------| | | | REV03 | REV02, REV03 | | REV03 release Firmware release (SC- | | | Error | e Error | geridéoing macro 'pag | ge-info' | Error | renderi <b>R∳Macro 'pag</b><br>TEB0912-<br>0302_SC091 | ge-info' | | Ambig | u Ambig | tiragı somertettrab di yekl qəad | bing@7Gr.\$Rethoyel@2l2#ha | € Ambig | 03_2021062<br>03_2021062<br>2.zip) | išhigelico: ambabobotejsiblivpakoel jözli(9ndjiPhubalysti) 22stilkarsi(6 Simi | | 2021-02-16 | v.39 | REV02 | REV02, REV03 | Mohsen<br>Chamanbaz | REV02 release Firmware release (SC- PGM- TEB0912- 02_SC0912- 02_2019112 7.zip) | | |------------|------|-------|--------------|---------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------| | | All | | | | rendering macro 'paţ | ge-info'<br>ling for method jdk.proxy279.\$Proxy4022#hasContentLevell | ### **Legal Notices** ### **Data Privacy** Please also note our data protection declaration at https://www.trenz-electronic.de/en/Data-protection-Privacy ### **Document Warranty** The material contained in this document is provided "as is" and is subject to being changed at any time without notice. Trenz Electronic does not warrant the accuracy and completeness of the materials in this document. Further, to the maximum extent permitted by applicable law, Trenz Electronic disclaims all warranties, either express or implied, with regard to this document and any information contained herein, including but not limited to the implied warranties of merchantability, fitness for a particular purpose or non infringement of intellectual property. Trenz Electronic shall not be liable for errors or for incidental or consequential damages in connection with the furnishing, use, or performance of this document or of any information contained herein. ## **Limitation of Liability** In no event will Trenz Electronic, its suppliers, or other third parties mentioned in this document be liable for any damages whatsoever (including, without limitation, those resulting from lost profits, lost data or business interruption) arising out of the use, inability to use, or the results of use of this document, any documents linked to this document, or the materials or information contained at any or all such documents. If your use of the materials or information from this document results in the need for servicing, repair or correction of equipment or data, you assume all costs thereof. ## **Copyright Notice** No part of this manual may be reproduced in any form or by any means (including electronic storage and retrieval or translation into a foreign language) without prior agreement and written consent from Trenz Electronic. ## **Technology Licenses** The hardware / firmware / software described in this document are furnished under a license and may be used /modified / copied only in accordance with the terms of such license. ### **Environmental Protection** To confront directly with the responsibility toward the environment, the global community and eventually also oneself. Such a resolution should be integral part not only of everybody's life. Also enterprises shall be conscious of their social responsibility and contribute to the preservation of our common living space. That is why Trenz Electronic invests in the protection of our Environment. ### REACH, RoHS and WEEE #### **REACH** Trenz Electronic is a manufacturer and a distributor of electronic products. It is therefore a so called downstream user in the sense of REACH. The products we supply to you are solely non-chemical products (goods). Moreover and under normal and reasonably foreseeable circumstances of application, the goods supplied to you shall not release any substance. For that, Trenz Electronic is obliged to neither register nor to provide safety data sheet. According to present knowledge and to best of our knowledge, no SVHC (Substances of Very High Concern) on the Candidate List are contained in our products. Furthermore, we will immediately and unsolicited inform our customers in compliance with REACH - Article 33 if any substance present in our goods (above a concentration of 0,1 % weight by weight) will be classified as SVHC by the European Chemicals Agency (ECHA). #### **RoHS** Trenz Electronic GmbH herewith declares that all its products are developed, manufactured and distributed RoHS compliant. #### WEEE Information for users within the European Union in accordance with Directive 2002/96/EC of the European Parliament and of the Council of 27 January 2003 on waste electrical and electronic equipment (WEEE) Users of electrical and electronic equipment in private households are required not to dispose of waste electrical and electronic equipment as unsorted municipal waste and to collect such waste electrical and electronic equipment separately. By the 13 August 2005, Member States shall have ensured that systems are set up allowing final holders and distributors to return waste electrical and electronic equipment at least free of charge. Member States shall ensure the availability and accessibility of the necessary collection facilities. Separate collection is the precondition to ensure specific treatment and recycling of waste electrical and electronic equipment and is necessary to achieve the chosen level of protection of human health and the environment in the European Union. Consumers have to actively contribute to the success of such collection and the return of waste electrical and electronic equipment. Presence of hazardous substances in electrical and electronic equipment results in potential effects on the environment and human health. The symbol consisting of the crossed-out wheeled bin indicates separate collection for waste electrical and electronic equipment. Trenz Electronic is registered under WEEE-Reg.-Nr. DE97922676. | Error rendering macro 'page-info' | | | | | | | |-----------------------------------|--|--|--|--|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Ambiguous method overloading for method jdk. proxy279.\$Proxy4022#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence.pages.Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject]