## **TE0820 TRM** ### Table of contents #### Download PDF version of this document. - 1 Overview - 1.1 Key Features - 1.2 Block Diagram - 1.3 Main Components # Overview Initial Delivery State 1.5 Configuration Signals The Trenz Electronic TE082018 a powerful 4 x 5 cm industrial/extended module integrated with a Xilinx Zynq UltraScaler MPSoC. In addition, the module is equipped with 2x 8 Gb DDR4 SDRAM chip, up to 64 Gb eMMC chip, 2x 5 12 Mb flash memory for configuration and data storage, as well as powerful switching power synchles for all equired voltages. The module is equipped with a Lattice Mach XO2 CPLD for system configuration and connectors provide a large number of inputs and outputs. Additionally the module provides Gigabit Ethernet and USB2.0 Transceivers. The highly income of highl All components 34 Guard Set that dustiful temperature range. The temperature range in which the module can be 354 depth to the first temperature range and the selected cooling. Please contact us for special solutions of USB2.0 Transceiver 3.7 EEPROM Refer to http://trans.org/actions/broke-current/online version of this manual and other available documentation. 3.9 Clock Sources 3.10 LEDs • 4 Power and Power-on Sequence # Key Featuses Consumption - 4.3 Power Distribution Dependencies - 4.4 Power-On Sequence - o 4.5 Power Rails - SoC/FRGABank Voltages - 5 Board to Baskager SEV6784 - o 5. Devicee Zld2 Mazlul5, height - 5.ÆngineedEG,SpGeÆKatings - 5.\$peedentlRelting2, -2L, 3, \*, \*\* 5.4 emperature //ledhamital Ratings - RAM/Sicragenufacturer Documentation - 6 Techni@al2%ppDDR4tSDRAM, - 6.1 Absolut **Pata** Windth Ratbigs - 6.2 Recomm@ized@d@perating Conditions - 6.3 PhysicaSpacedn2400s Mbps, \*\*\* - 7 Currently 20f@Stell Voood Filash in dual parallel mode - 8 Revision History Data Width: 8 Bit - 8.1 HardwaSizRe5it20MbHGtorty - 8.2 DedMM@nMehraorge History - 9 Disclaimer Data Width: 16 Bit 9.1 Data PrSizey 8 Gb, \* - 9.2MA@caddeness\serialtEEPROM - On Board Limitation of Liability - 9.4.attice Machx02eCPLD - 9.57 Togramutoally le.iCtorcle Generator - 9.6HEspeed rolSB2| UtuPteTriannsceiver - 9.74 REPADSH, RoHS and WEEE - • Onterfacé contents - o 1 Gbps RGMII Ethernet interface - Hi-speed USB2 ULPI transceiver with full OTG support - Graphic Processor Mali-400 MP2, \* - 132x High Performance (HP) - 4 x serial PS GTR transceivers - PCI Express interface - SATA 3.1 interface - DisplayPort interface with video resolution up to 4k x 2k 2x USB 3.0 specification compliant interface implementing a 5 Gbit/s line rate - Power - All power regulators on board - Dimension - ° 40 x 50 mm - Note - \* depends on assembly version \*\* also non low power assembly options possible \*\*\* depends on used U+ Zynq and DDR4 combination Rugged for shock and high vibration Additional assembly options are available for cost or performance optimization upon request. # **Block Diagram** TE0820-03 block diagram ## **Main Components** TE0820-03 main components - Xilinx Zynq UltraScale+ MPSoC, U1 1.8V, 512 Mbit QSPI flash memory, U7 1.8V, 512 Mbit QSPI flash memory, U17 - 4. 8 Gbit (512 x 16) DDR4 SDRAM, U2 - 5. 8 Gbit (512 x 16) DDR4 SDRAM, U3 - 6. Marvell Alaska 88E1512 integrated 10/100/1000 Mbps energy efficient ethernet transceiver, U8 - 7. 6A PowerSoC DC-DC converter (PL\_VCCINT, 0.85V), U5 8. B2B connector Samtec Razor Beam™ LSHM-150, JM1 - 9. B2B connector Samtec Razor Beam™ LSHM-150, JM2 - 10. B2B connector Samtec Razor Beam™ LSHM-130, JM3 - 11. 8 GByte eMMC memory, U6 - 12. Lattice Semiconductor MachXO2 System Controller CPLD, U21 - 13. I2C programmable, any frequency, any output quad clock generator, U10 - 14. Highly integrated full featured hi-speed USB 2.0 ULPI transceiver, U18 - 15. LED D1(Red) Done Pin - 16. LED D2 (Green) CPLD Status, User LED - 17. LED D3 (Red) PS Error - 18. LED D4 (Green) PS Error Status ## **Initial Delivery State** | Storage device name | Content | Notes | |------------------------------|----------------|-------| | Dual QSPI Flash Memory | Not programmed | | | eMMC Memory | Not programmed | | | DDR4 SDRAM | Not programmed | | | Programmable Clock Generator | Not programmed | | | CPLD (LCMXO2-256HC) | Programmed | TE0820 CPLD | |---------------------|------------|-------------| |---------------------|------------|-------------| Initial delivery state of programmable devices on the module # **Configuration Signals** Two different firmware versions are available, one with the QSPI boot option and other with the SD Card boot option. | MODE Pin | Boot Mode | |----------|-----------| | High | QSPI* | | Low | SD Card* | <sup>\*</sup>changable also with other CPLD Firmware: TE0820 CPLD #### Boot process. | Signal | B2B | I/O | Note | |--------|--------|-------|-----------------| | EN1 | JM1-28 | Input | CPLD Enable Pin | | RESIN | JM2-18 | Input | General Reset | Reset process. # Signals, Interfaces and Pins # Board to Board (B2B) I/Os Zynq MPSoC's I/O banks signals connected to the B2B connectors: | Bank | Туре | B2B<br>Connector | I/O Signal Count | Voltage | Notes | |------|------------|------------------|-------------------------------------|----------|------------------| | 64 | HP | JM2 | 48x Single Ended,<br>24x LVDS Pairs | Variable | Max voltage 1.8V | | 64 | HP | JM2 | 2x Single Ended | Variable | Max voltage 1.8V | | 65 | HP | JM2 | 18x Single Ended, 9x LVDS<br>Pairs | Variable | Max voltage 1.8V | | 65 | HP | JM3 | 16x Single Ended, 8x LVDS<br>Pairs | Variable | Max voltage 1.8V | | 66 | HP | JM1 | 48x Single Ended,<br>24x LVDS Pairs | Variable | Max voltage 1.8V | | 500 | MIO | JM1 | 8x Single Ended | 1.8V | | | 501 | МІО | JM1 | 6x Single Ended | 3.3V | | | 505 | GTR | JM3 | 16x Single Ended, 8x LVDS<br>Pairs | - | 4x Lanes | | 505 | GTR<br>CLK | JM3 | 1x differential Clock | - | | General PL I/O to B2B connectors information For detailed information about the pin-out, please refer to the Pin-out table. ### **MGT Lanes** The Xilinx Zynq UltraScale+ device used on the TE0820 module has 4 GTR transceivers. All 4 are wired directly to B2B connector JM3. MGT (Multi Gigabit Transceiver) lane consists of one transmit and one receive (TX/RX) differential pairs, four signals total per one MGT lane. Following table lists lane number, FPGA bank number, transceiver type, signal schematic name, board-to-board pin connection and FPGA pins connection: | Lane | Bank | Signal Name | B2B Pin | Note | |------|------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|------| | 0 | 505 | <ul><li>B505_RX0_P</li><li>B505_RX0_N</li><li>B505_TX0_P</li><li>B505_TX0_N</li></ul> | <ul><li>JM3-26</li><li>JM3-28</li><li>JM3-25</li><li>JM3-27</li></ul> | | | 1 | 505 | <ul> <li>B505_RX1_P</li> <li>B505_RX1_N</li> <li>B505_TX1_P</li> <li>B505_TX1_N</li> </ul> | <ul><li>JM3-20</li><li>JM3-22</li><li>JM3-19</li><li>JM3-21</li></ul> | | | 2 | 505 | <ul> <li>B505_RX2_P</li> <li>B505_RX2_N</li> <li>B505_TX2_P</li> <li>B505_TX2_N</li> </ul> | <ul><li>JM3-14</li><li>JM3-16</li><li>JM3-13</li><li>JM3-15</li></ul> | | | 3 | 505 | <ul> <li>B505_RX3_P</li> <li>B505_RX3_N</li> <li>B505_TX3_P</li> <li>B505_TX3_N</li> </ul> | <ul><li>JM3-8</li><li>JM3-10</li><li>JM3-7</li><li>JM3-9</li></ul> | | MGT Lanes connection There are 3 clock sources for the GTR transceivers. B505\_CLK0 is connected directly to B2B connector JM3, so the clock can be provided by the carrier board. Clocks B505\_CLK1 and B505\_CLK3 are provided by the on-board clock generator (U10). As there are no capacitive coupling of the data and clock lines that are connected to the connectors, these may be required on the user's PCB depending on the application. | Clock signal | Bank | Connected to | Notes | |--------------|------|--------------|-------------------------------| | B505_CLK0_P | 505 | B2B, JM3-31 | Supplied by the carrier board | | B505_CLK0_N | 505 | B2B, JM3-33 | Supplied by the carrier board | | B505_CLK1_P | 505 | U10, CLK2A | On-board Si5338A | | B505_CLK1_N | 505 | U10, CLK2B | On-board Si5338A | | B505_CLK2_P | 505 | N/A | Not connected | | B505_CLK2_N | 505 | N/A | Not connected | | B505_CLK3_P | 505 | U10, CLK1A | On-board Si5338A | | B505_CLK3_N | 505 | U10, CLK1B | On-board Si5338A | **MGT Clock Sources Information** #### **JTAG Interface** JTAG access to the Xilinx Zynq-7000 is provided through B2B connector JM2. | JTAG Signal | B2B Connector Pin | Notes | |-------------|-------------------|-------------------------------------------------------------------------------------| | TMS | JM2-93 | | | TDI | JM2-95 | | | TDO | JM2-97 | | | тск | JM2-99 | | | JTAGEN | JM1-89 | Pulled Low: Xilinx Zynq<br>UltraScale+ MPSoC<br>Pulled High: Lattice MachXO<br>CPLD | JTAG pins connection Pin 89 JTAGEN of B2B connector JM1 is used to control which device is accessible via JTAG. If set to low or grounded, JTAG interface will be routed to the Xilinx Zynq MPSoC. If pulled high, JTAG interface will be routed to the System Controller CPLD. ### **I2C Addresses** On-board I $^2$ C devices are connected to MIO38 (SCL) and MIO39 (SDA) which are configured as I $^2$ C0 by default. Addresses for on-board I $^2$ C slave devices are listed in the table below: | I2C Device | I2C Address | Notes | |--------------------------|-------------|-------| | PLL Clock Generator, U10 | 0x70/ 0x71 | | | EEPROM, U25 | 0x50 | | Address table of the I2C bus slave devices ### **MIOs** | MIO Pin | Connected to | B2B | Notes | |---------|--------------------------|-----|-------------| | 05 | QSPI Flash, U7 | - | SPI Flash | | 712 | QSPI Flash, U17 | - | SPI Flash | | 1323 | eMMC, U6 | | eMMC | | 24 | ETH Transceiver, U8 | - | ETH_RST | | 25 | USB2.0 Transceiver, U18 | - | OTG_RST | | 2633 | User MIO | JM1 | | | 3437 | N.C | - | N.C | | 3839 | EEPROM, U25 | - | I2C_SDA/SCL | | 4045 | N.C | | N.C | | 4651 | SD Card | JM1 | | | 5263 | USB2.0 Transceiver, U18 | - | | | 6377 | Ethernet Transceiver, U8 | - | | MIOs pins ### **Test Points** | Test<br>Point | Signal | Connected to | Notes | |---------------|--------------|------------------------|-------| | 1 | PS_LP0V85 | Voltage Regulator, U12 | | | 2 | DDR_2V5 | Voltage Regulator, U4 | | | 3 | PS_AVCC | Voltage Regulator, U9 | | | 4 | DDR_1V2 | Voltage Regulator, U15 | | | 5 | PS_AVTT | Voltage Regulator, U3 | | | 6 | VTT | Regulator, U16 | | | 7 | PS_FP0V85 | Voltage Regulator, U26 | | | 8 | VREFA | Regulator, U16 | | | 10 | PS_PLL | Voltage Regulator, U23 | | | 11 | PL_VCCINT | Voltage Regulator, U5 | | | 15 | PL_VCCINT_IO | Voltage Regulator, U27 | | | 16 | PL_VCU | Voltage Regulator, U24 | | **Test Points Information** # **On-board Peripherals** | Chip/Interface | Designator | Notes | |------------------------------|---------------|-------| | QSPI Flash | U7, U17 | | | EEPROM | U25 | | | DDR4 SDRAM | U2,U3 | | | GigaBit Ethernet | U8 | | | USB2.0 Transceiver | U18 | | | eMMC Memory | U6 | | | Oscillators | U32, U14, U11 | | | Programmable Clock Generator | U10 | | | CPLD | U21 | | | LEDs | D13 | | On board peripherals # **System Controller CPLD** The System Controller CPLD (U21) is provided by Lattice Semiconductor LCMXO2-256HC (MachXO2 product family). It is the central system management unit with module specific firmware installed to monitor and control various signals of the FPGA, on-board peripherals, I/O interfaces and module. Special purpose pins are connected to System Controller CPLD and have following default configuration: | Pin Name Mode | Function | Default Configuration | |---------------|----------|-----------------------| |---------------|----------|-----------------------| | EN1 | Input | Power Enable | No hard wired function on<br>PCB. When forced low,<br>PGOOD goes low without<br>effect on power<br>management | |--------|--------|--------------|---------------------------------------------------------------------------------------------------------------| | PGOOD | Output | Power Good | Only indirect used for power status, see CPLD description | | NOSEQ | - | - | No used for Power sequencing, see CPLD description | | RESIN | Input | Reset | Active low reset, gated to POR_B | | JTAGEN | Input | JTAG Select | Low for normal operation,<br>high for CPLD JTAG<br>access | System Controller CPLD special purpose pins Please check the entire information at TE0820 CPLD. See also TE0820 System Controller CPLD page. ### **eMMC Memory** eMMC Flash memory device(U6) is connected to the ZynqMP PS MIO bank 500 pins MIO13..MIO23. eMMC chips IS21ES08G-JCLI (FLASH - NAND Speicher-IC (64 Gb x 1) MMC ) is used. ### **DDR4 Memory** The TE0820 SoM has dual 8 Gb volatile DDR4 SDRAM IC for storing user application code and data. • Part number: K4A8G165WB-BIRC Supply voltage: 1.2V Speed: 2400 Mbps Temperature: -40 ~ 95 °C ## **Quad SPI Flash Memory** Two quad SPI compatible serial bus flash MT25QU512ABB8E12-0SIT memory chips are provided for FPGA configuration file storage. After configuration completes the remaining free memory can be used for application data storage. All four SPI data lines are connected to the FPGA allowing x1, x2 or x4 data bus widths to be used. The maximum data transfer rate depends on the bus width and clock frequency. ## **Gigabit Ethernet** On-board Gigabit Ethernet PHY (U8) is provided with Marvell Alaska 88E1512 IC (U8). The Ethernet PHY RGMII interface is connected to the ZynqMP Ethernet3 PS GEM3. I/O voltage is fixed at 1.8V for HSTL signaling. The reference clock input of the PHY is supplied from an on-board 25.000000 MHz oscillator (U11). High-speed USB ULPI PHY | Pin | Schematic | Connected to | Note | |--------|-----------|--------------|------| | MDIP03 | PHY_MDI03 | B2B, JM1 | | | MDC | ETH_MDC | MIO76 | | | MDIO | ETH_MDIO | MIO77 | | |---------|-----------|-----------|--| | S_IN | S_IN | B2B, JM3 | | | S_OUT | S_OUT | B2B, JM3 | | | TXD03 | ETH_TXD03 | MIO6568 | | | TX_CTRL | ETH_TXCTL | MIO69 | | | TX_CLK | ETH_TXCK | MIO64 | | | RXD03 | ETH_RXD03 | MIO7174 | | | RX_CTRL | ETH_RXCTL | MIO75 | | | RX_CLK | ETH_RXCK | MIO70 | | | LED1 | PHY_LED1 | CPLD, U21 | | | RESETn | ETH_RST | MIO24 | | GigaBit Ethernet connection ## **USB2.0 Transceiver** Hi-speed USB ULPI PHY (U18) is provided with USB3320 from Microchip. The ULPI interface is connected to the Zynq PS USB0 via MIO52..63, bank 502. The I/O voltage is fixed at 1.8V and PHY reference clock input is supplied from the on-board 52.00 MHz oscillator (U14). | PHY Pin | ZYNQ Pin | B2B Name | Notes | |------------|----------|------------------|---------------------------------------------------------------------------------------------------| | ULPI | MIO5263 | - | Zynq USB0 MIO pins are connected to the USB PHY. | | REFCLK | - | - | 52.000000 MHz from on-<br>board oscillator (U14). | | REFSEL[02] | - | - | Reference clock<br>frequency select, all set to<br>GND selects 52.000000<br>MHz. | | RESETB | MIO25 | - | Active low reset. | | CLKOUT | MIO52 | - | Connected to 1.8V, selects reference clock operation mode. | | DP, DM | - | OTG_D_P, OTG_D_N | USB data lines routed to<br>B2B connector JM3 pins<br>47 and 49. | | CPEN | - | VBUS_V_EN | External USB power<br>switch active high enable<br>signal, routed to JM3 pin<br>17. | | VBUS | - | USB_VBUS | Connect to USB VBUS via a series of resistors, see reference schematics, routed to JM3 pin 55. | | ID | - | OTG_ID | For an A-device connect<br>to ground, for a B-device<br>left floating. routed from<br>JM3 pin 23. | General overview of the USB PHY signals ### **EEPROM** There is a 2Kb EEPROM (U25) provided on the module TE0820. | MIO Pin | Schematic | U25 Pin | Notes | |---------|-----------|---------|-------| | MIO39 | I2C_SDA | SDA | | | MIO38 | I2C_SCL | SCL | | I2C EEPROM interface MIOs and pins ## **Programmable Clock Generator** There is a Silicon Labs $I^2C$ programmable clock generator Si5338A (U10) chip on the module. It's output frequencies can be programmed using the $I^2C$ bus address 0x70 or 0x71. Default address is 0x70, IN4 /I2C\_LSB pin must be set to high for address 0x71. A 25.000000 MHz oscillator is connected to the pin IN3 and is used to generate the output clocks. The oscillator has its output enable pin permanently connected to 1.8V power rail, thus making output frequency available as soon as 1.8V is present. Three of the Si5338 clock outputs are connected to the FPGA. One is connected to a logic bank and the other two are connected to the GTR banks. Once running, the frequency and other parameters can be changed by programming the device using the $I^2C$ bus connected between the FPGA (master) and clock generator (slave). For this, proper $I^2C$ bus logic has to be implemented in FPGA. | U25<br>Pin | Signal | Connected to | Direction | Note | |------------|-----------|-----------------|-----------|------| | IN01 | CLK_IN | JM3 | IN | | | IN2 | CLK_25M | Oscillator, U11 | IN | | | SCL | I2C_SCL | EEPROM,U25 | INOUT | | | SDA | I2C_SDA | EEPROM,U25 | INOUT | | | CLK0 | CLK0 | JM3 | OUT | | | CLK1 | B505_CLK3 | FPGA Bank 505 | IN | | | CLK2 | B505_CLK1 | FPGA Bank 505 | IN | | | CLK3 | CLK3_N | | IN | | **Programmable Clock Generator Inputs and Outputs** ### **Clock Sources** | Designator | Description | Frequency | Clock Destination | |------------|-----------------|-----------|-------------------| | U32 | MEMS Oscillator | 33.33 MHz | | | U11 | MEMS Oscillator | 25 MHz | | | U14 | MEMS Oscillator | 52 MHz | | Osillators ### **LEDs** | D1 | Red | DONE | Low | | |----|-------|------------|------|--| | D2 | Green | USR_LED | High | | | D3 | Red | ERR_OUT | High | | | D4 | Green | ERR_STATUS | High | | On-board LEDs ## Power and Power-on Sequence ## **Power Supply** Power supply with minimum current capability of 3A for system startup is recommended. ## **Power Consumption** | Power Input Pin | Typical Current | |-----------------|-----------------| | VIN | TBD* | | 3.3VIN | TBD* | **Power Consumption** For the lowest power consumption and highest efficiency of the on-board DC-DC regulators it is recommended to power the module from one single 3.3V supply. All input power supplies should have a nominal value of 3.3V. Although the input power supplies can be powered up in any order, it is recommended to power them up simultaneously. To avoid any damage to the module, check for stabilized on-board voltages should be carried out (i.e. power good and enable signals) before powering up any Zynq's I/O bank voltages VCCO\_x. All I/Os should be tri-stated during power-on sequence. ## **Power Distribution Dependencies** <sup>\*</sup> TBD - To Be Determined soon with reference design setup. Figure 3: TE0820-03 Power Distribution Diagram See also Xilinx datasheet DS925 for additional information. User should also check related base board documentation when intending base board design for TE0820 module. ### **Power-On Sequence** The TE0820 SoM keeping a specific sequence of enabling the on-board DC-DC converters dedicated to the particular functional units of the Zyng chip and powering up the on-board voltages. Following diagram clarifies the sequence of enabling the particular on-board voltages, which will power-up in descending order as listed in the blocks of the diagram: Figure 4: TE0820-03 Power-on Sequence Diagram For highest efficiency of the on-board DC-DC regulators, it is recommended to use one 3.3V power source for both VIN and 3.3VIN power rails. Although VIN and 3.3VIN can be powered up in any order, it is recommended to power them up simultaneously. It is important that all carrier board I/Os are 3-stated at power-on until 3.3V\_out or 1.8V\_out is present on B2B connector JM2 pins 10 and 12, indicating that all on-module voltages have become stable and module is properly powered up. See Xilinx datasheet DS925 for additional information. User should also check related carrier board documentation when choosing carrier board design for TE0715 module. ## **Power Rails** | Power Rail<br>Name on B2B<br>Connector | JM1 Pins | JM2 Pins | Direction | Notes | |----------------------------------------|----------|------------|-----------|-----------------------------------------------------------------------------------| | VIN | 1, 3, 5 | 2, 4, 6, 8 | Input | Supply voltage from the carrier board | | 3.3V | - | 10, 12 | Output | Internal 3.3V voltage level | | 3.3VIN | 13, 15 | - | Input | Supply voltage from the carrier board | | 1.8V | 39 | - | Output | Internal 1.8V voltage level | | JTAG VREF | - | 91 | Output | JTAG reference<br>voltage.<br>Attention: Net name<br>on schematic is "3.3<br>VIN" | | VCCO_64 | - | 7, 9 | Input | High performance I<br>/O bank voltage | | VCCO_65 | - | 5 | Input | High performance I<br>/O bank voltage | | VCCO_66 | 9, 11 | - | Input | High performance I<br>/O bank voltage | Module power rails. # **Bank Voltages** | FPGA Bank | Schematic | Voltage | Note | |-------------------|----------------|----------|------------------| | Bank 24 HD | | N.C. | Not Connected | | Bank 25 HD | | N.C. | Not Connected | | Bank 26 HD | | N.C. | Not Connected | | Bank 44 HD | | N.C. | Not Connected | | Bank 64 HP | VCCO_64 | Variable | Max voltage 1.8V | | Bank 65 HP | VCCO_65 | Variable | Max voltage 1.8V | | Bank 66 HP | VCCO_66 | Variable | Max voltage 1.8V | | Bank 500<br>PSMIO | VCCO_PSIO0_500 | 1.8V | | | Bank 501<br>PSMIO | VCCO_PSIO1_501 | 3.3V | | | Bank 502<br>PSMIO | VCCO_PSIO2_502 | 1.8V | | | Bank 503<br>PSCONFIG | VCCO_PSIO3_503 | 1.8V | | |----------------------|----------------|------|--| | Bank 504<br>PSDDR | DDR_1V2 | 1.2V | | Zynq SoC bank voltages. ## **Board to Board Connectors** These connectors are hermaphroditic. Odd pin numbers on the module are connected to even pin numbers on the baseboard and vice versa. - 4 x 5 modules use two or three Samtec Razor Beam LSHM connectors on the bottom side. - 2 x REF-189016-02 (compatible to LSHM-150-04.0-L-DV-A-S-K-TR), (100 pins, "50" per row) 1 x REF-189017-02 (compatible to LSHM-130-04.0-L-DV-A-S-K-TR), (60 pins, "30" per row) (depending on module) #### Connector Mating height When using the same type on baseboard, the mating height is 8mm. Other mating heights are possible by using connectors with a different height | Order number | Connector on baseboard | compatible to | Mating height | |--------------|---------------------------------|---------------------------------|---------------| | 23836 | REF-189016-01 | LSHM-150-02.5-L-DV-A-<br>S-K-TR | 6.5 mm | | | LSHM-150-03.0-L-DV-A-<br>S-K-TR | LSHM-150-03.0-L-DV-A-<br>S-K-TR | 7.0 mm | | 23838 | REF-189016-02 | LSHM-150-04.0-L-DV-A-<br>S-K-TR | 8.0 mm | | | LSHM-150-06.0-L-DV-A-<br>S-K-TR | LSHM-150-06.0-L-DV-A-<br>S-K-TR | 10.0mm | | 26125 | REF-189017-01 | LSHM-130-02.5-L-DV-A-<br>S-K-TR | 6.5 mm | | | LSHM-130-03.0-L-DV-A-<br>S-K-TR | LSHM-130-03.0-L-DV-A-<br>S-K-TR | 7.0 mm | | 24903 | REF-189017-02 | LSHM-130-04.0-L-DV-A-<br>S-K-TR | 8.0 mm | | | LSHM-130-06.0-L-DV-A-<br>S-K-TR | LSHM-130-06.0-L-DV-A-<br>S-K-TR | 10.0mm | #### Connectors. The module can be manufactured using other connectors upon request. ### **Connector Speed Ratings** The LSHM connector speed rating depends on the stacking height; please see the following table: | Stacking height | Speed rating | | |---------------------|-------------------|--| | 12 mm, Single-Ended | 7.5 GHz / 15 Gbps | | | 12 mm, Differential | 6.5 GHz / 13 Gbps | | | 5 mm, Single-Ended | 11.5 GHz / 23 Gbps | |--------------------|--------------------| | 5 mm, Differential | 7.0 GHz / 14 Gbps | #### Speed rating. #### **Current Rating** Current rating of Samtec Razor Beam™ LSHM B2B connectors is 2.0A per pin (2 adjacent pins powered). #### Connector Mechanical Ratings Shock: 100G, 6 ms SineVibration: 7.5G random, 2 hours per axis, 3 axes total #### Manufacturer Documentation | File | Modified | |----------------------------------------------------------------------------------------------|---------------------------------| | PDF File hsc-report_lshm-lshm-05mm_web.pdf High speed test report | 07 04, 2016 by T<br>rsten Trenz | | PDF File lshm_dv.pdf LSHM catalog page | 07 04, 2016 by T<br>rsten Trenz | | PDF File LSHM-1XX-XX.X-X-DV-A-X-X-TR-FOOTPRINT(1).pdf Recommended layout and stencil drawing | 07 04, 2016 by T<br>rsten Trenz | | PDF File LSHM-1XX-XX.X-XX-DV-A-X-X-TR-MKT.pdf Technical drawing | 07 04, 2016 by T<br>rsten Trenz | | PDF File REF-189016-01.pdf Technical Drawing | 07 04, 2016 by T<br>rsten Trenz | | PDF File REF-189016-02.pdf Technical Drawing | 07 04, 2016 by T<br>rsten Trenz | | PDF File REF-189017-01.pdf Technical Drawing | 07 04, 2016 by T<br>rsten Trenz | | PDF File REF-189017-02.pdf Technical Drawing | 07 04, 2016 by T<br>rsten Trenz | | PDF File TC09232523_report_Rev_2_qua.pdf Design qualification test report | 07 04, 2016 by T<br>rsten Trenz | | PDF File tc09292611_qua(1).pdf Shock and vibration report | 07 04, 2016 by T<br>rsten Trenz | Download All # **Technical Specifications** # **Absolute Maximum Ratings** | Parameter | Min | Max | Units | Notes | |------------------------------------------------------|-------|------------------|-------|-----------------------------------------------| | VIN supply voltage | -0.3 | 7 | V | See EN6347QI and<br>TPS82085SIL<br>datasheets | | 3.3VIN supply voltage | -0.1 | 3.630 | V | Xilinx DS925 and<br>TPS27082L<br>datasheet | | PS I/O supply<br>voltage,<br>VCCO_PSIO | -0.5 | 3.630 | V | Xilinx document<br>DS925 | | PS I/O input voltage | -0.5 | VCCO_PSIO + 0.55 | V | Xilinx document<br>DS925 | | HP I/O bank supply voltage, VCCO | -0.5 | 2.0 | V | Xilinx document<br>DS925 | | HP I/O bank input voltage | -0.55 | VCCO + 0.55 | V | Xilinx document<br>DS925 | | PS GTR reference<br>clocks absolute<br>input voltage | -0.5 | 1.1 | V | Xilinx document<br>DS925 | | PS GTR absolute input voltage | -0.5 | 1.1 | V | Xilinx document<br>DS925 | | Voltage on SC<br>CPLD pins | -0.5 | 3.75 | V | Lattice<br>Semiconductor<br>MachXO2 datasheet | | Storage temperature | -40 | +85 | °C | See eMMC datasheet | PS absolute maximum ratings # **Recommended Operating Conditions** | Parameter | Min | Max | Units | Notes | |-----------------------------------------|-------|------------------|-------|-------------------------------------------------| | VIN supply voltage | 3.3 | 6 | V | See TPS82085S<br>datasheet | | 3.3VIN supply voltage | 3.3 | 3.465 | V | See LCMXO2-<br>256HC, Xilinx<br>DS925 datasheet | | PS I/O supply<br>voltage,<br>VCCO_PSIO | 1.710 | 3.465 | V | Xilinx document<br>DS925 | | PS I/O input voltage | -0.20 | VCCO_PSIO + 0.20 | V | Xilinx document<br>DS925 | | HP I/O banks<br>supply voltage,<br>VCCO | 0.950 | 1.9 | V | Xilinx document<br>DS925 | | HP I/O banks input voltage | -0.20 | VCCO + 0.20 | V | Xilinx document<br>DS925 | | Voltage on SC<br>CPLD pins | -0.3 | 3.6 | V | Lattice<br>Semiconductor<br>MachXO2 datasheet | | Operating<br>Temperature Range | 0 | 85 | °C | Xilinx document<br>DS925, extended<br>grade Zynq<br>temperarure range | |--------------------------------|---|----|----|-----------------------------------------------------------------------| |--------------------------------|---|----|----|-----------------------------------------------------------------------| Recommended operating conditions. ## **Physical Dimensions** - Module size: 50 mm $\times$ 40 mm. Please download the assembly diagram for exact numbers. Mating height with standard connectors: 8 mm - PCB thickness: 1.6 mm - Highest part on PCB: approximately 5 mm. Please download the step model for exact numbers. All dimensions are shown in millimeters. **Physical Dimension** # **Currently Offered Variants** | Trenz shop TE0820 overview page | | |---------------------------------|-------------| | English page | German page | Trenz Electronic Shop Overview # **Revision History** # **Hardware Revision History** | Date | Revision | Changes | Documentation<br>Link | | |------|----------|---------|-----------------------|--| |------|----------|---------|-----------------------|--| | 2020-08-14 | 04 | Fixed DDR4 connection (BG1), support B-die DDR4 Industrial grade chips Added R93, changed value C62, change obsolete U28 Added R89 (10R) Added additional caps 4.7uF to PS_AVTT /PS_AVCC (Xilinx doc UG583) Changed R51 20k ->10K (PS_AVCC = 0.85V, Xilinx doc DS925 v1. 17) Fixed DDR4 connection (Alert) Added 3.3V signal to CPLD Added testpoints LIB components update | PCN-20200616 | TE0820-4 | |------------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------| | 2019-01-02 | 03 | Fixed VCU connection: add additional DCDC (0.9V) LIB components update Change package 1K resistors (0402 -> 0201) Added LEDs (1x user LED, 1x LED for ERR_STATUS, 1xLED for ERR_OUT) Change obsolete 2xSPI Flash (256MBit) -> 2xSPI Flash (512MBit) Added additional DCDCs (PL_VCCINT_I O, PS_FP0V85) Changed DCDC (U5) 6A (optional 4A) | PCN-20190110 | TE0820-03 | | 2017-08-17 | 02 | Added MAC EEPROM (slave address) LIB components update Fixed SD Card connection Fixed sense connection from DCDC Made correct power connection for VCU (removed DCDC, added resistors and caps like as Xilinx recommended) Added resistors for variants (ZU+ with/without VCU) Added termination resistors (240R) to VRP pins fro all HP-banks | PCN-20171117 | TE0820-02 | |------------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------| | 2016-12-23 | 01 | Prototype only | - | TE0820-01 | **Hardware Revision History** Figure 6: Module hardware revision number # **Document Change History** | Date | Revision | Contributor | Description | |---------|----------|-------------|------------------------| | | | | Corrected Key features | | Error | Error | Error | | | renderi | renderi | renderi | | | ng | ng | ng | | | macro | macro | macro | | | 'page- | 'page- | 'page- | | | info' | info' | info' | | | Ambiguo | Ambiguo | Ambiguo | | | us | us | us | | | | | | | | method | method | method | |--------------|-----------------|-----------------| | overload | overload | overload | | ing for | ing for | ing for | | method | method | method | | jdk. | jdk. | jdk. | | proxy27 | proxy27 | proxy27 | | 9.\$Proxy | 9.\$Proxy | 9.\$Proxy | | 4022#ha | 4022#ha | 4022#ha | | sConten | sConten | sConten | | tLevelPe | tLevelPe | tLevelPe | | rmission | rmission | rmission | | 1111331011 | | | | Cannot | Cannot | Cannot | | resolve | resolve | resolve | | which | which | which | | method | method | method | | | | | | to | to involve | to | | invoke | invoke | invoke | | for [null, | for [null, | for [null, | | class | class | class | | java. | java. | java. | | lang. | lang. | lang. | | String, | String, | String, | | class | class | class | | com. | com. | com. | | atlassian | atlassian | atlassian | | confluen | confluen | confluen | | confluen | | confluen | | ce. | ce. | ce. | | pages. | pages. | pages. | | Page] | Page] | Page] | | due to | due to | due to | | overlapp | overlapp | overlapp | | ing | ing | ing | | prototyp | prototyp | prototyp | | es | es | es | | between | between | between | | :<br>Cataria | :<br>Fintanta a | :<br>Fintanta a | | [interfac | [interfac | [interfac | | | III II | 1 | | e com. | e com. | e com. | |-----------|-----------|-----------| | atlassian | atlassian | atlassian | | | | | | confluen | confluen | confluen | | ce.user. | ce.user. | ce.user. | | Conflue | Conflue | Conflue | | nceUser | nceUser | nceUser | | , class | , class | , class | | java. | java. | java. | | lang. | lang. | lang. | | String, | String, | String, | | class | class | class | | com. | com. | com. | | atlassian | atlassian | atlassian | | | | | | confluen | confluen | confluen | | ce.core. | ce.core. | ce.core. | | Content | Content | Content | | EntityOb | EntityOb | EntityOb | | ject] | ject] | ject] | | [interfac | [interfac | [interfac | | e com. | e com. | e com. | | atlassian | atlassian | atlassian | | .user. | .user. | .user. | | User, | User, | User, | | class | class | class | | java. | java. | java. | | lang. | lang. | lang. | | String, | String, | String, | | class | class | class | | com. | com. | com. | | atlassian | atlassian | atlassian | | | | | | confluen | confluen | confluen | | ce.core. | ce.core. | ce.core. | | Content | Content | Content | | EntityOb | EntityOb | EntityOb | | ject] | ject] | ject] | | | | | | | | | | 2021-12-17 | v.99 | Vadim Yunitski | | |------------|------|-------------------|---------------------------------------------------------------------------| | | | | Corrected 'Bank voltages' table | | 2021-07-14 | v.98 | John Hartfiel | bugfix boot mode | | 2021-07-05 | v.97 | John Hartfiel | published style changes | | 2020-09-18 | v.95 | Pedram Babakhani | Update to REV04 Update the TRM format Technical Information update | | 2020-03-16 | v.87 | John Hartfiel | Corrected PLL section Corrected Designators USB, ETH PHY, CLK section | | 2020-02-03 | v.85 | Martin Rohrmüller | Corrected #MIOs for<br>QSPI and USB in<br>block diagram | | 2019-11-28 | v.81 | Martin Rohrmüller | typo and designator<br>in section USB<br>interface corrected | | 2019-10-30 | v.80 | John Hartfiel | typo correction | | 2019-09-17 | v79 | Martin Rohrmüller | Updated according<br>to PCN-20190110:<br>eMMC, QSPI-Flash | | 2019-07-17 | v.78 | Martin Rohrmüller | Corrected PJTAG Mio Pin29 in table 8 | | 2019-05-08 | v.77 | John Hartfiel | Corrected EEPROM<br>I2C Address Correction USB<br>PHY connection | | 2018-11-12 | v.74 | John Hartfiel | update boot section | | 2018-08-30 | v.73 | John Hartfiel | typo correction update CPLD section add LEDs to component list add 3D picture of REV03 instead of REV01 picture | |------------|------|---------------|-----------------------------------------------------------------------------------------------------------------| | 2018-07-12 | v.69 | Ali Naseri | Update PCB Rev03 | | 2018-06-11 | v.61 | John Hartfiel | Rework chapter<br>currently available<br>products add PJTAG note to<br>MIOtable | | 2018-03-12 | v.54 | | Correction Power<br>Rail Section | | 2017-11-20 | v.51 | John Hartfiel | Correction Default<br>MIO Configuration<br>Table | | 2017-11-10 | v.50 | John Hartfiel | Replace B2B connector section | | 2017-10-18 | v.49 | John Hartfiel | add eMMC section | | 2017-09-25 | v.48 | John Hartfiel | Correction in the "Board to Board (B2B) I/Os" section Update in the "Variants Currently In Production" section | | 2017-09-18 | v.47 | John Hartfiel | Update PS MIO table | | 2017-08-30 | v.46 | Jan Kumann | MGT lanes section added. | | 2017-08-24 | v.36 | John Hartfiel | Correction in<br>the "Key Features"<br>section. | | 2017-08-21 | v.34 | John Hartfiel | "Initial delivery state" section updated. | | 2017-08-21 | v.33 | Jan Kumann | HW revision 02 block diagram added. Power distribution and power-on sequence diagram added. System Controller CPLD and DDR4 SDRAM sections added. TRM update to the template revision 1.6 Weight section removed. Few minor corrections. | |------------|------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2017-08-18 | v.7 | John Hartfiel | Style changes Updated "Boot Mode", "HW Revision History", "Variants Currently In Production" sections Correction of MIO SD Pin-out, System Controller chapter Update and new subsections on "On Board Peripherals and Interfaces" sections | | 2017-08-07 | v.5 | Jan Kumann | Initial version | | | all | Error renderi ng macro 'page- info' Ambiguo us method overload ing for method jdk. proxy27 9.\$Proxy | • | 4022#ha sConten tLevelPe rmission . Cannot resolve which method to invoke for [null, class java. lang. String, class com. atlassian . confluen ce. pages. Page] due to overlapp ing prototyp es between : [interfac e com. atlassian confluen ce.user. Conflue nceUser Document change history. Table 21: Document change history # Disclaimer ### **Data Privacy** Please also note our data protection declaration at https://www.trenz-electronic.de/en/Data-protection-Privacy ### **Document Warranty** The material contained in this document is provided "as is" and is subject to being changed at any time without notice. Trenz Electronic does not warrant the accuracy and completeness of the materials in this document. Further, to the maximum extent permitted by applicable law, Trenz Electronic disclaims all warranties, either express or implied, with regard to this document and any information contained herein, including but not limited to the implied warranties of merchantability, fitness for a particular purpose or non infringement of intellectual property. Trenz Electronic shall not be liable for errors or for incidental or consequential damages in connection with the furnishing, use, or performance of this document or of any information contained herein. ### **Limitation of Liability** In no event will Trenz Electronic, its suppliers, or other third parties mentioned in this document be liable for any damages whatsoever (including, without limitation, those resulting from lost profits, lost data or business interruption) arising out of the use, inability to use, or the results of use of this document, any documents linked to this document, or the materials or information contained at any or all such documents. If your use of the materials or information from this document results in the need for servicing, repair or correction of equipment or data, you assume all costs thereof. ## **Copyright Notice** No part of this manual may be reproduced in any form or by any means (including electronic storage and retrieval or translation into a foreign language) without prior agreement and written consent from Trenz Electronic. ## **Technology Licenses** The hardware / firmware / software described in this document are furnished under a license and may be used /modified / copied only in accordance with the terms of such license. #### **Environmental Protection** To confront directly with the responsibility toward the environment, the global community and eventually also oneself. Such a resolution should be integral part not only of everybody's life. Also enterprises shall be conscious of their social responsibility and contribute to the preservation of our common living space. That is why Trenz Electronic invests in the protection of our Environment. ## **REACH, RoHS and WEEE** #### REACH Trenz Electronic is a manufacturer and a distributor of electronic products. It is therefore a so called downstream user in the sense of REACH. The products we supply to you are solely non-chemical products (goods). Moreover and under normal and reasonably foreseeable circumstances of application, the goods supplied to you shall not release any substance. For that, Trenz Electronic is obliged to neither register nor to provide safety data sheet. According to present knowledge and to best of our knowledge, no SVHC (Substances of Very High Concern) on the Candidate List are contained in our products. Furthermore, we will immediately and unsolicited inform our customers in compliance with REACH - Article 33 if any substance present in our goods (above a concentration of 0,1 % weight by weight) will be classified as SVHC by the European Chemicals Agency (ECHA). #### **RoHS** Trenz Electronic GmbH herewith declares that all its products are developed, manufactured and distributed RoHS compliant. #### WEEE Information for users within the European Union in accordance with Directive 2002/96/EC of the European Parliament and of the Council of 27 January 2003 on waste electrical and electronic equipment (WEEE). Users of electrical and electronic equipment in private households are required not to dispose of waste electrical and electronic equipment as unsorted municipal waste and to collect such waste electrical and electronic equipment separately. By the 13 August 2005, Member States shall have ensured that systems are set up allowing final holders and distributors to return waste electrical and electronic equipment at least free of charge. Member States shall ensure the availability and accessibility of the necessary collection facilities. Separate collection is the precondition to ensure specific treatment and recycling of waste electrical and electronic equipment and is necessary to achieve the chosen level of protection of human health and the environment in the European Union. Consumers have to actively contribute to the success of such collection and the return of waste electrical and electronic equipment. Presence of hazardous substances in electrical and electronic equipment results in potential effects on the environment and human health. The symbol consisting of the crossed-out wheeled bin indicates separate collection for waste electrical and electronic equipment. Trenz Electronic is registered under WEEE-Reg.-Nr. DE97922676. #### Error rendering macro 'page-info' Ambiguous method overloading for method jdk. proxy279.\$Proxy4022#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence.pages.Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject]