# **TE0813 Test Board** # Tebler of contents Design1Example with minimum PS Setup (DDR, QSPI, UART0) only for custom boards or easier debug via Vitis. • 1.1 Key Features 1.2 Revision History Refer to http://trdrt@.loeg/das@e Notesodod the counteent conline version of this manual and other available documentation. 1.4 Requirements ■ 1.4.1 Software ■ 1.4.2 Hardware # Key Featofesnt 1.5.1 Design Sources Vitis/Vivado 2023 2.5.3 Prebuilt QSPI USPI UPSIGN Sources Prebuilt QSPI 1.5.4 Download 2 Custom Carrier (minimum PS Design with available module components only) 3 Montiled TSBL (some additional outputs only) # 3.1 Programming 3.1.1 Get prebuilt boot binaries Revision History SPI-Boot mode 3.1.3 SD-Boot mode | ■ 3.1.4 JTAG | | | | | |------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------| | Date • 3.2 l | Jsa <b>yivado</b><br>sign - Vivado | Project Built | Authors | Description | | 2024-03-01 ° 4.1 E ° 4.2 ( | Blood Special | build_4_202403011<br>le_112_ripins<br>ci_E0813_train<br>test_board_noprebui<br>lt-vivado_2023.2-<br>build_4_202403011<br>le_112_rip | Manuela Strücker | update Vivado<br>2023.2 new variants | | <ul> <li>7.1 [</li> <li>7.2 [</li> <li>7.3 [</li> <li>7.4 [</li> <li>7.5 [</li> <li>7.6 ]</li> </ul> | | TE0813-test_board-a/vicado-2022.2-touild_9_202309262 22100.2ip TE0813-test_board_noprebuilt-vivado_2022.2-build_9_202309262 22100.zip | Manuela Strücker | new variants | | | RE2022-12 RoHS and W | | John Hartfiel | update Vivado 2022.2 new variants script update | | 2022-10-18 | 2021.2.1 | TE0813-<br>test_board_noprebui<br>It-vivado_2021.2-<br>build_18_20221018<br>115000.zip<br>TE0813-test_board-<br>vivado_2021.2-<br>build_18_20221018<br>115000.zip | Manuela Strücker | update Vivado 2021.2.1 new variants script update | | 2021-11-16 | 2020.2 | TE0813-<br>test_board_noprebui<br>It-vivado_2020.2-<br>build_9_202111160<br>73725.zip<br>TE0813-test_board-<br>vivado_2020.2-<br>build_9_202111160<br>73013.zip | John Hartfiel | • new variants | |------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------| | 2021-10-28 | 2020.2 | TE0813-test_board-vivado_2020.2-build_8_202110281 44436.zip TE0813-test_board_noprebui lt-vivado_2020.2-build_8_202110281 44418.zip | Manuela Strücker | • initial release | **Design Revision History** ## **Release Notes and Know Issues** | Issues | Description | Workaround | To be fixed version | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------| | Xilinx Software | Incompatibility of board<br>files for ZynqMP with<br>eMMC activated between<br>2021.2 and 2021.2.1<br>patch, see Xilinx Forum<br>Request | use corresponding board files for the Vivado versions | | | QSPI Flash | Programming QSPI flash fails sometimes | use Vivado 2019.2 for programming | | Known Issues # Requirements ## **Software** | Software | Versio | n Note | |----------|--------|----------------------------------------------------| | Vitis | 2023.2 | needed, Vivado is included into Vitis installation | Software #### **Hardware** Basic description of TE Board Part Files is available on TE Board Part Files. Complete List is available on "<project folder>\board\_files\\*\_board\_files.csv" Design supports following modules: | Module Board PCB Model Part Revision Short Support Name | DDR | QSPI<br>Flash | ЕММС | Others | Notes | | |---------------------------------------------------------|-----|---------------|------|--------|-------|--| |---------------------------------------------------------|-----|---------------|------|--------|-------|--| | TE0813-01-<br>2AE11-A | 2cg_1e_2gb | REV01 | 2GB | 128MB | NA | NA | NA | |------------------------|------------|-------|-----|-------|----|----|-------------| | TE0813-01-<br>2AE11-AZ | 2cg_1e_2gb | REV01 | 2GB | 128MB | NA | NA | NA | | TE0813-01-<br>2AE11-KZ | 2cg_1e_2gb | REV01 | 2GB | 128MB | NA | NA | NA | | TE0813-01-<br>2BE11-A | 2eg_1e_2gb | REV01 | 2GB | 128MB | NA | NA | NA | | TE0813-01-<br>3AE11-A | 3cg_1e_2gb | REV01 | 2GB | 128MB | NA | NA | NA | | TE0813-01-<br>3BE11-A | 3eg_1e_2gb | REV01 | 2GB | 128MB | NA | NA | NA | | TE0813-01-<br>4AE11-A | 4cg_1e_2gb | REV01 | 2GB | 128MB | NA | NA | NA | | TE0813-01-<br>4BE11-A | 4eg_1e_2gb | REV01 | 2GB | 128MB | NA | NA | NA | | TE0813-01-<br>4BE11-AZ | 4eg_1e_2gb | REV01 | 2GB | 128MB | NA | NA | NA | | TE0813-01-<br>4BE71-A | 4eg_1e_4gb | REV01 | 4GB | 128MB | NA | NA | NA | | TE0813-01-<br>4BE71-AZ | 4eg_1e_4gb | REV01 | 4GB | 128MB | NA | NA | NA | | TE0813-01-<br>4BE81-A | 4eg_1e_4gb | REV01 | 4GB | 128MB | NA | NA | NA | | TE0813-01-<br>4BE81-AZ | 4eg_1e_4gb | REV01 | 4GB | 128MB | NA | NA | NA | | TE0813-01-<br>4DE11-A | 4ev_1e_2gb | REV01 | 2GB | 128MB | NA | NA | NA | | TE0813-01-<br>4DE11-AZ | 4ev_1e_2gb | REV01 | 2GB | 128MB | NA | NA | NA | | TE0813-01-<br>5DE11-A | 5ev_1e_2gb | REV01 | 2GB | 128MB | NA | NA | NA | | TE0813-01-<br>S003 | 2cg_1e_2gb | REV01 | 2GB | 128MB | NA | NA | without PLL | | TE0813-02-<br>2AE81-A | 2cg_1e_4gb | REV02 | 4GB | 128MB | NA | NA | NA | | TE0813-02-<br>2AE81-AK | 2cg_1e_4gb | REV02 | 4GB | 128MB | NA | NA | NA | | TE0813-02-<br>2BE81-A | 2eg_1e_4gb | REV02 | 4GB | 128MB | NA | NA | NA | | TE0813-02-<br>3AE81-A | 3cg_1e_4gb | REV02 | 4GB | 128MB | NA | NA | NA | | TE0813-02-<br>3BE81-A | 3eg_1e_4gb | REV02 | 4GB | 128MB | NA | NA | NA | | TE0813-02-<br>4AE81-A | 4cg_1e_4gb | REV02 | 4GB | 128MB | NA | NA | NA | | TE0813-02-<br>4BE71-A | 4eg_1e_4gb | REV02 | 4GB | 128MB | NA | NA | NA | | TE0813-02-<br>4BE81-A | 4eg_1e_4gb | REV02 | 4GB | 128MB | NA | NA | NA | | TE0813-02-<br>4DE81-A | 4ev_1e_4gb | REV02 | 4GB | 128MB | NA | NA | NA | | TE0813-02-<br>5DE81-A | 5ev_1e_4gb | REV02 | 4GB | 128MB | NA | NA | NA | | TE0813-02-<br>5DI81-A | 5ev_1i_4gb | REV02 | 4GB | 128MB | NA | NA | NA | | TE0813-02-<br>S001 | 4eg_1i_8gb | REV02 | 8GB | 128MB | NA | NA | NA | | | | | | | | | | <sup>\*</sup>used as reference Note: Design contains also Board Part Files for TE0813+TEBF0818 configuration, this board part files are not used for this reference design. Design supports following carriers: | Carrier Model | Notes | |---------------|----------------------------| | TEBF0818* | Used as reference carrier. | <sup>\*</sup>used as reference #### **Hardware Carrier** Additional HW Requirements: | Additional Hardware | Notes | |---------------------|-------| | | | <sup>\*</sup>used as reference #### **Additional Hardware** ## **Content** For general structure and usage of the reference design, see Project Delivery - AMD devices ## **Design Sources** | Туре | Location | Notes | |--------|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------| | Vivado | <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | Vivado Project will be generated by TE Scripts | | Vitis | <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | Additional Software Template for Vitis and apps_list.csv with settings automatically for Vitis app generation | #### Design sources #### **Additional Sources** | Туре | Location | Notes | |------|----------|-------| | | | | ### Additional design sources #### **Prebuilt** | ile | File-Extension | Description | |-----|----------------|-------------| |-----|----------------|-------------| | BIF-File | *.bif | File with description to generate Bin-File | |----------------------------------------|-------|-------------------------------------------------------------------| | BIN-File | *.bin | Flash Configuration File with Boot-Image (Zynq-FPGAs) | | BIT-File | *.bit | FPGA (PL Part) Configuration File | | Diverse Reports | | Report files in different formats | | Hardware-Platform-Description-<br>File | *.xsa | Exported Vivado hardware description file for Vitis and PetaLinux | | LabTools Project-File | *.lpr | Vivado Labtools Project File | | Software-Application-File | *.elf | Software Application for Zynq or MicroBlaze Processor Systems | Prebuilt files (only on ZIP with prebult content) #### **Download** Reference Design is only usable with the specified Vivado/Vitis/PetaLinux version. Do never use different Versions of Xilinx Software for the same Project. Reference Design is available on: • TE0813 "Test Board" Reference Design ## **Design Flow** Reference Design is available with and without prebuilt files. It's recommended to use TE prebuilt files for first launch. Trenz Electronic provides a tcl based built environment based on Xilinx Design Flow. See also: - AMD Development Tools#XilinxSoftware-BasicUserGuides - Vivado Projects TE Reference Design - Project Delivery. The Trenz Electronic FPGA Reference Designs are TCL-script based project. Command files for execution will be generated with "\_create\_win\_setup.cmd" on Windows OS and "\_create\_linux\_setup.sh" on Linux OS. TE Scripts are only needed to generate the vivado project, all other additional steps are optional and can also executed by Xilinx Vivado/Vitis GUI. For currently Scripts limitations on Win and Linux OS see: Project Delivery Currently limitations of functionality **Caution!** Win OS has a 260 character limit for path lengths which can affect the Vivado tools. To avoid this issue, use Virtual Drive or the shortest possible names and directory locations for the reference design (for example "x:\roject folder>") 1. Run \_create\_win\_setup.cmd/\_create\_linux\_setup.sh and follow instructions on shell: ``` _create_win_setup.cmd/_create_linux_setup.sh -----Set design paths----- -- Run Design with: _create_win_setup -- Use Design Path: <absolute project path> -----TE Reference Design----- -- (0) Module selection guide, project creation...prebuilt export... -- (1) Create minimum setup of CMD-Files and exit Batch -- (2) Create maximum setup of CMD-Files and exit Batch -- (3) (internal only) Dev -- (4) (internal only) Prod -- (c) Go to CMD-File Generation (Manual setup) -- (d) Go to Documentation (Web Documentation) -- (g) Install Board Files from Xilinx Board Store (beta) -- (a) Start design with unsupported Vivado Version (beta) -- (x) Exit Batch (nothing is done!) Select (ex.:'0' for module selection guide): ``` - 2. Press 0 and enter to start "Module Selection Guide" - Create project and follow instructions of the product selection guide, settings file will be configured automatically during this process. - optional for manual changes: Select correct device and Xilinx install path on "design\_basic\_settings.cmd" and create Vivado project with "vivado\_create\_project\_guimode.cmd" Note: Select correct one, see also Vivado Board Part Flow Important: Use Board Part Files, which did not ends with \*\_tebf0818 4. Create hardware description file (.xsa file) for PetaLinux project and export to prebuilt folder run on Vivado TCL (Script generates design and export files into "roject folder>\prebuilt\hardware\<short name>") TE::hw\_build\_design -export\_prebuilt Using Vivado GUI is the same, except file export to prebuilt folder. 5. Generate Programming Files with Vitis run on Vivado TCL (Script generates applications and bootable files, which are defined in "test\_board\sw\_lib\apps\_list.csv") ``` TE::sw_run_vitis -all TE::sw_run_vitis (optional; Start Vitis from Vivado GUI or start with TE Scripts on Vivado TCL) ``` TCL scripts generate also platform project, this must be done manually in case GUI #### Launch ## **Programming** Check Module and Carrier TRMs for proper HW configuration before you try any design. Reference Design is also available with prebuilt files. It's recommended to use TE prebuilt files for first launch. Xilinx documentation for programming and debugging: Vivado/Vitis/SDSoC-Xilinx Software Programming and Debugging #### Get prebuilt boot binaries - 1. Run \_create\_win\_setup.cmd/\_create\_linux\_setup.sh and follow instructions on shell - 2. Press 0 and enter to start "Module Selection Guide" - a. Select assembly version - b. Validate selection - c. Select create and open delivery binary folder Note: Folder "roject folder>\\_binaries\_<Article Name>" with subfolder "boot\_<app name>" for different applications will be generated" #### **QSPI-Boot mode** - 1. Connect JTAG and power on carrier with module - 2. Open Vivado Project with "vivado\_open\_existing\_project\_guimode.cmd" or if not created, create with "vivado\_create\_project\_guimode.cmd" run on Vivado TCL (Script programs BOOT.bin on QSPI flash) TE::pr\_program\_flash -swapp hello\_te0813 To program with Vitis/Vivado GUI, use special FSBL (fsbl\_flash) on setup #### **SD-Boot mode** This does not work, because SD controller is not selected on PS. #### **JTAG** Load configuration and Application with Vitis Debugger into device # **Usage** #### QSPI Boot: - Prepare HW like described on section Programming Connect UART USB (most cases same as JTAG) - 3. Select QSPI as Boot Mode Note: See TRM of the Carrier, which is used. - 4. Power On PCB - 1. ZynqMP Boot ROM loads FSBL from QSPI into OCM, - 2. FSBL init the PS, programs the PL using the bitstream and loads PMU, ATF and U-boot from QSPI into DDR, # System Design - Vivado ## **Block Design** **Block Design** ## **PS** Interfaces Activated interfaces: | Туре | Note | |--------|--------------------------------------------------------------------------------------------| | DDR | | | QSPI | MIO | | UART0 | MIO, please select other one, if you have connected UART to second controller or other MIO | | SWDT01 | | | TTC03 | | **PS Interfaces** #### **Constrains** #### **Basic module constrains** #### \_i\_bitgen.xdc set\_property BITSTREAM.GENERAL.COMPRESS TRUE [current\_design] set\_property BITSTREAM.CONFIG.UNUSEDPIN PULLNONE [current\_design] # Design specific constrain Not needed. # Software Design - Vitis For Vitis project creation, follow instructions from: Vitis ## **Application** Template location: "roject folder>\sw\_lib\sw\_apps\" #### zynqmp\_fsbl TE modified 2023.2 FSBL #### General: - Modified Files: xfsbl\_main.c, xfsbl\_hooks.h/.c, xfsbl\_board.h/.c (search for 'TE Mod' on source code) - Add Files: te\_xfsbl\_hooks.h/.c (for hooks and board) - General Changes: - Display FSBL Banner and Device Name #### Module Specific: - Add Files: all TE Files start with te\_\* - o Si5338 Configuration - OTG+PCle Reset over MIO - I2C MUX for EEPROM MAC #### hello\_te0813 Hello TE0813 is a Xilinx Hello World example as endless loop instead of one console output. ## Additional Software No additional software is needed. # Appx. A: Change History and Legal Notices # **Document Change History** To get content of older revision go to "Change History" of this page and select older document revision number. | Pate | | Document Revision | | Authors | | Description | |------------|----------|-------------------|------------|---------|------------|--------------------------| | | | | | | | update Vivado | | | | | | | | 2023.2<br>• new Variants | | E | rror | | Error | | Error | | | re | enderi | | renderi | | renderi | | | ng | g | | ng | | ng | | | m | acro | | macro | | macro | | | <b>'</b> p | age- | | 'page- | | 'page- | | | in | ıfo' | | info' | | info' | | | Aı | mbiguo | | Ambiguo | | Ambiguo | | | us | 3 | | us | | us | | | m | ethod | | method | | method | | | 0\ | verload | | overload | | overload | | | in | g for | | ing for | | ing for | | | m | ethod | | method | | method | | | jd | k. | | jdk. | | jdk. | | | pr | roxy24 | | proxy24 | | proxy24 | | | 4. | \$Proxy | | 4.\$Proxy | | 4.\$Proxy | | | 35 | 572#ha | | 3572#ha | | 3572#ha | | | s( | Conten | | sConten | | sConten | | | tL | .evelPe | | tLevelPe | | tLevelPe | | | rn | nission | | rmission | | rmission | | | | | | | | | | | C | annot | | Cannot | | Cannot | | | re | esolve | | resolve | | resolve | | | W | hich | | which | | which | | | m | ethod | | method | | method | | | to | , | | to | | to | | | in | voke | | invoke | | invoke | | | fo | r [null, | | for [null, | | for [null, | | | cl | ass | | class | | class | | | java. | java. | java. | |----------------|-----------|----------------| | lang. | lang. | lang. | | String, | String, | String, | | class | class | class | | com. | com. | com. | | atlassian | atlassian | atlassian | | | | | | confluen | confluen | confluen | | ce. | ce. | ce. | | pages. | pages. | pages. | | Page] | Page] | Page] | | due to | due to | due to | | overlapp | overlapp | overlapp | | ing | ing | ing | | prototyp | prototyp | prototyp | | es | es | es | | between | between | between | | | : | | | :<br>[interfac | | :<br>[interfac | | [interfac | [interfac | [interfac | | e com. | e com. | e com. | | atlassian | atlassian | atlassian | | | | | | confluen | confluen | confluen | | ce.user. | ce.user. | ce.user. | | Conflue | Conflue | Conflue | | nceUser | nceUser | nceUser | | , class | , class | , class | | java. | java. | java. | | lang. | lang. | lang. | | String, | String, | String, | | class | class | class | | com. | com. | com. | | atlassian | atlassian | atlassian | | | | | | confluen | confluen | confluen | | ce.core. | ce.core. | ce.core. | | Content | Content | Content | | EntityOb | EntityOb | EntityOb | | ject] | ject] | ject] | | | 111 | | | [ Contractor | | Postanta a | 1 | |--------------|-------------|------------------|---------------------------------------------------| | [interfac | [interfac | [interfac | | | e com. | e com. | e com. | | | atlassian | atlassian | atlassian | | | .user. | .user. | .user. | | | User, | User, | User, | | | class | class | class | | | java. | java. | java. | | | lang. | lang. | lang. | | | String, | String, | String, | | | class | class | class | | | com. | com. | com. | | | atlassian | atlassian | atlassian | | | | | | | | confluen | confluen | confluen | | | ce.core. | ce.core. | ce.core. | | | Content | Content | Content | | | EntityOb | EntityOb | EntityOb | | | ject] | ject] | ject] | | | | | | | | | | | | | 2023-09-27 | v.12 | Manuela Strücker | new Variants | | 2023-08-14 | v.11 | Manuela Strücker | update Vivado 2022.2 new Variants script update | | 2022-10-20 | v.6 | Manuela Strücker | update Vivado 2021.2.1 new Variants script update | | 2022-09-06 | 22-09-06 v5 | | new Variants | | 2021-10-28 | v.2 | Manuela Strücker | • initial release 2020.2 | | | All | | | Error renderi ng macro 'pageinfo' Ambiguo us method overload ing for method jdk. proxy24 4.\$Proxy 3572#ha sConten tLevelPe rmission Cannot resolve which method to invoke for [null, class java. lang. String, class com. atlassian confluen ce. > pages. Page] due to overlapp ing prototyp es between [interfac e com. atlassian confluen ce.user. Conflue nceUser , class java. lang. String, class com. atlassian confluen ce.core. Content EntityOb ject] [interfac e com. atlassian .user. User, class java. lang. String, class com. Document change history. Legal Notices ## **Data Privacy** Please also note our data protection declaration at https://www.trenz-electronic.de/en/Data-protection-Privacy ## **Document Warranty** The material contained in this document is provided "as is" and is subject to being changed at any time without notice. Trenz Electronic does not warrant the accuracy and completeness of the materials in this document. Further, to the maximum extent permitted by applicable law, Trenz Electronic disclaims all warranties, either express or implied, with regard to this document and any information contained herein, including but not limited to the implied warranties of merchantability, fitness for a particular purpose or non infringement of intellectual property. Trenz Electronic shall not be liable for errors or for incidental or consequential damages in connection with the furnishing, use, or performance of this document or of any information contained herein. ## **Limitation of Liability** In no event will Trenz Electronic, its suppliers, or other third parties mentioned in this document be liable for any damages whatsoever (including, without limitation, those resulting from lost profits, lost data or business interruption) arising out of the use, inability to use, or the results of use of this document, any documents linked to this document, or the materials or information contained at any or all such documents. If your use of the materials or information from this document results in the need for servicing, repair or correction of equipment or data, you assume all costs thereof. # **Copyright Notice** No part of this manual may be reproduced in any form or by any means (including electronic storage and retrieval or translation into a foreign language) without prior agreement and written consent from Trenz Electronic. ## **Technology Licenses** The hardware / firmware / software described in this document are furnished under a license and may be used /modified / copied only in accordance with the terms of such license. #### **Environmental Protection** To confront directly with the responsibility toward the environment, the global community and eventually also oneself. Such a resolution should be integral part not only of everybody's life. Also enterprises shall be conscious of their social responsibility and contribute to the preservation of our common living space. That is why Trenz Electronic invests in the protection of our Environment. #### REACH, RoHS and WEEE #### **REACH** Trenz Electronic is a manufacturer and a distributor of electronic products. It is therefore a so called downstream user in the sense of REACH. The products we supply to you are solely non-chemical products (goods). Moreover and under normal and reasonably foreseeable circumstances of application, the goods supplied to you shall not release any substance. For that, Trenz Electronic is obliged to neither register nor to provide safety data sheet. According to present knowledge and to best of our knowledge, no SVHC (Substances of Very High Concern) on the Candidate List are contained in our products. Furthermore, we will immediately and unsolicited inform our customers in compliance with REACH - Article 33 if any substance present in our goods (above a concentration of 0,1 % weight by weight) will be classified as SVHC by the European Chemicals Agency (ECHA). #### **RoHS** Trenz Electronic GmbH herewith declares that all its products are developed, manufactured and distributed RoHS compliant. #### WEEE Information for users within the European Union in accordance with Directive 2002/96/EC of the European Parliament and of the Council of 27 January 2003 on waste electrical and electronic equipment (WEEE). Users of electrical and electronic equipment in private households are required not to dispose of waste electrical and electronic equipment as unsorted municipal waste and to collect such waste electrical and electronic equipment separately. By the 13 August 2005, Member States shall have ensured that systems are set up allowing final holders and distributors to return waste electrical and electronic equipment at least free of charge. Member States shall ensure the availability and accessibility of the necessary collection facilities. Separate collection is the precondition to ensure specific treatment and recycling of waste electrical and electronic equipment and is necessary to achieve the chosen level of protection of human health and the environment in the European Union. Consumers have to actively contribute to the success of such collection and the return of waste electrical and electronic equipment. Presence of hazardous substances in electrical and electronic equipment results in potential effects on the environment and human health. The symbol consisting of the crossed-out wheeled bin indicates separate collection for waste electrical and electronic equipment. Trenz Electronic is registered under WEEE-Reg.-Nr. DE97922676. #### Error rendering macro 'page-info' Ambiguous method overloading for method jdk. proxy244.\$Proxy3572#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence.pages.Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject]