## **TE0703 CPLD - CC703S**

## Table of contents

○ ★ ● Pvi ← W ○ 1.1 Feature Summary

CPLD Device with design Review MR02 1200 Hed CC7035 is infinimum startup design.

2 Product Specification

2.1 Port Description

Feature Sumparing

2.2 Power

2.2.2 Power

 2.2.3 Reset • JTAG

 2.2.4 Boot Mode
 2.2.5 UART UART Power

Boot Mode
 2.2.6 SD

Reset 2.2.7 LED

# 3.1 Revision Changes 3.2 Document Change History 4 Appx. B: Legal Notices Firmware Revision and supported PCB Revision 4.3 Limitation of Liability See Document Change History 4.3 Limitation of Liability See Document Change History

 4.5 Technology Licenses 4.6 Environmental Protection

Product Specification

## **Port Description**

| Name / opt.<br>VHD Name | Direction | Pin | Pullup/Down | Bank Power | Description           |
|-------------------------|-----------|-----|-------------|------------|-----------------------|
| ACBUS4                  |           | 141 |             |            | / currently_not_u sed |
| ACBUS5                  |           | 140 |             |            | / currently_not_u sed |
| ADBUS4                  |           | 143 |             |            | / currently_not_u sed |
| ADBUS7                  |           | 142 |             |            | / currently_not_u sed |
| BCBUS0                  |           | 122 |             |            | / currently_not_u sed |
| BCBUS1                  |           | 121 |             |            | / currently_not_u sed |
| BDBUS2                  |           | 133 |             |            | / currently_not_u sed |
| BDBUS3                  |           | 132 |             |            | / currently_not_u sed |
| BDBUS4                  |           | 128 |             |            | / currently_not_u sed |
| BDBUS5                  |           | 127 |             |            | / currently_not_u sed |

| BDBUS6              |       | 126 |      |      | / currently_not_u sed                                                                                                                                                                         |
|---------------------|-------|-----|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BDBUS7              |       | 125 |      |      | / currently_not_u sed                                                                                                                                                                         |
| СМО                 | in    | 76  | UP   | 3.3V | DIP switch S2-2<br>/ used as JTAG<br>Selection/ If<br>CM0 set to high<br>(S2-2 OFF)<br>Access to CPLD<br>of module<br>otherwise<br>access to FPGA<br>of module.                               |
| CM1                 | in    | 75  | UP   | 3.3V | DIP switch S2-1<br>/ Used to<br>change PGOOD<br>pin state /If Cm1<br>set to high (S2-1<br>OFF) PGOOD<br>= '1' otherwise '0'                                                                   |
| E_SD_CMD            |       | 110 |      |      | / currently_not_u sed                                                                                                                                                                         |
| E_SD_DAT0           |       | 106 |      |      | / currently_not_u sed                                                                                                                                                                         |
| E_SD_DAT1           |       | 107 |      |      | / currently_not_u sed                                                                                                                                                                         |
| E_SD_DAT2           |       | 112 |      |      | / currently_not_u sed                                                                                                                                                                         |
| E_SD_DAT3           |       | 111 |      |      | / currently_not_u sed                                                                                                                                                                         |
| E_SD_SCLK           |       | 109 |      |      | / currently_not_u sed                                                                                                                                                                         |
| EN1                 | out   | 81  | NONE | 3.3V | B2B Power<br>Enable/ For<br>TE0715 module<br>is connected to<br>M-TDI JTAG pin<br>for programming<br>the CPLD of<br>TE0715, if<br>optional jed file<br>is programmed<br>on CPLD of<br>TE0703. |
| FL_0                | inout | 28  |      |      | LED (D3-red) /<br>Status / not<br>connected on<br>REV02,REV03,<br>REV04                                                                                                                       |
| FL_1                | inout | 27  |      |      | LED (D4-green)<br>/ Status / not<br>connected on<br>REV02,REV03,<br>REV04                                                                                                                     |
| FT_B_RX             | out   | 138 | NONE | 3.3V | FTDI UART                                                                                                                                                                                     |
| FT_B_TX /<br>BDBUS0 | in    | 139 | UP   | 3.3V | FTDI UART                                                                                                                                                                                     |

| JTAGEN |       | 120 |      |      | Enable JTAG<br>access to CPLD<br>for Firmware<br>update (zero:<br>normal IOs,<br>one: CPLD<br>JTAG access).<br>Selectable over<br>S2-3                                                                                        |
|--------|-------|-----|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M_TCK  | in    | 131 | NONE | 3.3V | JTAG from/to<br>FTDI                                                                                                                                                                                                          |
| M_TDI  | in    | 136 | NONE | 3.3V | JTAG from/to<br>FTDI                                                                                                                                                                                                          |
| M_TDO  | out   | 137 | NONE | 3.3V | JTAG from/to<br>FTDI                                                                                                                                                                                                          |
| M_TMS  | in    | 130 | NONE | 3.3V | JTAG from/to<br>FTDI                                                                                                                                                                                                          |
| MIOO   | in    | 94  | UP   | 3.3V | DIP-S4 and B2B<br>Pin / Used as<br>Boot Mode                                                                                                                                                                                  |
| MIO10  |       | 98  |      |      | / currently_not_u sed                                                                                                                                                                                                         |
| MIO11  |       | 97  |      |      | / currently_not_u sed                                                                                                                                                                                                         |
| MIO12  | in    | 100 | NONE | 3.3V | B2B-Module<br>UART2 TX                                                                                                                                                                                                        |
| MIO13  | out   | 99  | NONE | 3.3V | B2B-Module<br>UART2 RX                                                                                                                                                                                                        |
| MIO14  | out   | 105 | NONE | 3.3V | B2B-Module<br>UART RX                                                                                                                                                                                                         |
| MIO15  | in    | 95  | NONE | 3.3V | B2B-Module<br>UART TX                                                                                                                                                                                                         |
| MIO9   | out   | 96  | NONE | 3.3V | SD_CD / not<br>usable as<br>SD_CD on REV<br>02,REV03,<br>REV04                                                                                                                                                                |
| MODE   | out   | 83  | NONE | 3.3V | Boot Mode Pin.<br>Switch Boot<br>mode of Module/<br>For TE0715<br>module is<br>connected to M-<br>TCK JTAG pin<br>for programming<br>the CPLD of<br>TE0715, if<br>optional jed file<br>is programmed<br>on CPLD of<br>TE0703. |
| NOSEQ  | inout | 78  | UP   | 3.3V | Add Pullup only / For TE0715 module is connected to M- TMS JTAG pin for programming the CPLD of TE0715, if optional jed file is programmed on CPLD of TE0703.                                                                 |

| PGOOD         | inout | 82  | UP   | 3.3V | Add Pullup used for Status / Boot Mode Pin. Switch Boot mode of Module / For TE0715 module is connected to M-TDO JTAG pin for programming the CPLD of TE0715, if optional jed file is programmed on CPLD of TE0703. |
|---------------|-------|-----|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PHY_LED1      | out   | 86  | DOWN | 3.3V | Status / currently _not_used                                                                                                                                                                                        |
| PHY_LED1R     | out   | 92  | NONE | 3.3V | Status / currently _not_used                                                                                                                                                                                        |
| PHY_LED2      | out   | 85  | NONE | 3.3V | Status / currentl y_not_used                                                                                                                                                                                        |
| PHY_LED2R     | out   | 91  | NONE | 3.3V | Status / currently _not_used                                                                                                                                                                                        |
| PROGMODE      | out   | 104 | UP   | 3.3V | Enable B2B<br>Module JTAG<br>access to CPLD<br>for Firmware<br>update                                                                                                                                               |
| RESIN         | out   | 119 | NONE | 3.3V | Module Reset<br>Pin on B2B<br>connector                                                                                                                                                                             |
| S1            | in    | 114 | UP   | 3.3V | Push Button /<br>Used as module<br>Reset                                                                                                                                                                            |
| SD_CD         | in    | 93  | UP   | 3.3V | Forward to MIO<br>9 / not<br>connected on<br>REV02,REV03,<br>REV04                                                                                                                                                  |
| SD_SEL        | out   | 113 | NONE | 3.3V | Set to GND / cur<br>rently_not_used                                                                                                                                                                                 |
| TCK_B         | out   | 1   | NONE | 3.3V | JTAG from/to<br>Module                                                                                                                                                                                              |
| TDI_B         | out   | 3   | NONE | 3.3V | JTAG from/to<br>Module                                                                                                                                                                                              |
| TDO_B / C_TDO | in    | 2   | UP   | 3.3V | JTAG from/to<br>Module                                                                                                                                                                                              |
| TMS_B         | out   | 4   | NONE | 3.3V | JTAG from/to<br>Module                                                                                                                                                                                              |
| ULED1 / LED1  | out   | 117 | NONE | 3.3V | LED (D1-red) /<br>UART<br>Monitoring                                                                                                                                                                                |
| ULED2 / LED2  | out   | 115 | NONE | 3.3V | LED (D2-green)<br>/ UART<br>Monitoring                                                                                                                                                                              |
| USB_OC        |       | 73  |      |      | / currently_not_u sed                                                                                                                                                                                               |
| X0            |       | 39  |      |      | / currently_not_u sed                                                                                                                                                                                               |

| X1  |     | 38 |      |      | / currently_not_u sed    |
|-----|-----|----|------|------|--------------------------|
| X10 |     | 49 |      |      | / currently_not_u sed    |
| X11 |     | 50 |      |      | / currently_not_u sed    |
| X12 |     | 52 |      |      | / currently_not_u sed    |
| X13 |     | 54 |      |      | / currently_not_u sed    |
| X14 |     | 55 |      |      | / currently_not_u sed    |
| X15 |     | 56 |      |      | / currently_not_u sed    |
| X16 | in  | 59 | UP   | 3.3V | UART2 on VG connector J2 |
| X17 | out | 60 | NONE | 3.3V | UART2 on VG connector J2 |
| X2  |     | 40 |      |      | / currently_not_u sed    |
| X3  |     | 41 |      |      | / currently_not_u sed    |
| X4  |     | 42 |      |      | / currently_not_u sed    |
| X5  |     | 43 |      |      | / currently_not_u sed    |
| X6  |     | 44 |      |      | / currently_not_u sed    |
| X7  |     | 45 |      |      | / currently_not_u sed    |
| X8  |     | 47 |      |      | / currently_not_u sed    |
| X9  |     | 48 |      |      | / currently_not_u sed    |
|     |     |    |      |      |                          |

## **Functional Description**

#### **JTAG**

JTAG signals routed directly through the CPLD to module in B2B connector. Access between CPLD and module can be multiplexed via JTAGEN (logical one for CPLD, logical zero for module). TE0703 CPLD can be selected with JTAGEN (DIP-S2-3). Module FPGA/CPLD access can be switched with PROGMODE which is driven by CM0 (DIP-S2-2).CM0 is pulled up with CPLD.

If used SoM on the carrier board is TE0715, CPLD of TE0703 must be programmed a different jed file to arrange CPLD JTAG pins correctly. This module is an exception. For this purpose it is defined a generic parameter in VHDL code to switch JTAG pins differently as other SoM modules. There are two jed files. CPLD of TE0715 module with default jed file for CPLD of carrier board TE0703 can not be programmed. But optional jed file exists for this purpose. In both cases default or optional jed file the following table is valid:

| S2-2 S2-3 | PROGMODE<br>(S2-2) | JTAGEN (S2-3) | Description |  |
|-----------|--------------------|---------------|-------------|--|
|-----------|--------------------|---------------|-------------|--|

| OFF | OFF | 1 | 1 | Access to TE0703<br>CPLD     |
|-----|-----|---|---|------------------------------|
| OFF | ON  | 1 | 0 | Access to CPLD of B2B Module |
| ON  | OFF | 0 | 1 | Access to TE0703<br>CPLD     |
| ON  | ON  | 0 | 0 | Access to FPGA of B2B Module |

Note: LED1,2,3,4 are on and PHY LEDs blink slow, if S2-2 is set to OFF.

#### **Power**

EN1 is set to one.

NOSEQ and PGOOD pulled up to VDD. NOSEQ pin is either high impedance or is used as JTAG pin to program CPLD of TE0715 module. PGOOD pin can be set or reset by user. If CM0 or CM1 set to high (S2-2 or S2-1 OFF) , PGOOD will be set to high otherwise PGOOD is set to low.

#### Reset

RESIN is driven by S1 (Push Button). Button is debounced.

#### **Boot Mode**

MODE pin is sourced by MIO0. MIO0 connected DIP S2-4 and B2B connector. MIO is pulled up with CPLD and can be set to GND via DIP. PGOOD pin will be used as second select pin for boot mode selection. In this case the following table can be considered:

| S2-1 | S2-4 | PGOOD | MIO0 | Description                                   |
|------|------|-------|------|-----------------------------------------------|
| ON   | ON   | 0     | 0    | JTAG boot mode                                |
| OFF  | ON   | 1     | 0    | SD Card boot<br>mode, PHY LEDs<br>glow orange |
| OFF  | OFF  | 1     | 1    | QSPI boot mode,<br>PHY LEDs glow<br>green     |

#### **UART**

Primary UART:

MIO14 is driven by BDBUS0 (FTDI RX).

BDBUS1 (FTDI TX) is driven by MIO15.

Secondary UART:

MIO13 is driven by X16.

X17 is driven by MIO12.

#### SD

SD selection is set to GND (SD Card slot).

MIO9 is switched to SD\_CD and its status depends on SD\_CD .

#### **LED**

LED Priority is order of the description

| LED                     | Prio 0: Power                         | Prio 1: Modul CPLD access* | Prio 2                                                          |
|-------------------------|---------------------------------------|----------------------------|-----------------------------------------------------------------|
| LED1 (D1-red)           | Blink, if Power Good is low           | ON                         | FTDI UART RX                                                    |
| LED2 (D2-green)         | Blink, if Power Good is low           | ON                         | FTDI UART TX                                                    |
| LED3 (D3-red)           | OFF                                   | ON                         | User defined with B2B Pin<br>JB2-99                             |
| LED4 (D4-green)         | OFF                                   | ON                         | User defined with B2B Pin<br>JB2-90                             |
| PHY LEDs (green/orange) | Blink orange, if Power<br>Good is low | Blink Green and orange     | Green: Boot Mode set to<br>QSPI, Orange: Boot Mode<br>set to SD |

<sup>\*</sup>Attention: LED1,2,3,4 are on, if S2-2 is set to OFF. If S2-3 is OFF, TE0703 is in chain!

## Appx. A: Change History and Legal Notices

## **Revision Changes**

- REV02 to REV03
  - $^{\circ}~$  Oscillator frequency is changed from 12.09 MHz to 24.18 MHZ.
  - Access to CPLD of TE0715 with a generic parameter added. (For optional jed file to access CPLD of TE0715 module)
  - PGOOD used as second boot mode selector pin and connected to dip switch S2-1.
     PGOOD and MODE are boot mode selector pins.
  - S2-1 dip switch (CM1) functionality is changed. In HW PCB REV0 to REV04 is used for SD card detection but in HW PCB REV05 and REV06 is used to set or reset PGOOD.
  - MIO14 is connected to FTDI\_RXD directly without depending on PGOOD.
  - CM1 (Dip switch S2-2) has no effect on MIO9 anymore. That means MIO9 is connected to SD\_CD only and not to SD\_CD and CM1.
- REV02 to older REV01
  - $^{\circ}~$  Enable CPLD access to module CPLD over DIP
  - $^{\circ}~$  Add MIO0, SD\_SEL, SD\_CD, NOSEQ, PGOOD, 2LEDs, PHY LEDs
  - Debounce button
  - o More status LED functionality

## **Document Change History**

To get content of older revision got to "Change History" of this page and select older document revision number.

| Date Document CPLD Supported Authors Description Revision Revision |
|--------------------------------------------------------------------|
|--------------------------------------------------------------------|



## Appx. B: Legal Notices

## **Data Privacy**

Please also note our data protection declaration at https://www.trenz-electronic.de/en/Data-protection-Privacy

## **Document Warranty**

The material contained in this document is provided "as is" and is subject to being changed at any time without notice. Trenz Electronic does not warrant the accuracy and completeness of the materials in this document. Further, to the maximum extent permitted by applicable law, Trenz Electronic disclaims all warranties, either express or implied, with regard to this document and any information contained herein, including but not limited to the implied warranties of merchantability, fitness for a particular purpose or non infringement of intellectual property. Trenz Electronic shall not be liable for errors or for incidental or consequential damages in connection with the furnishing, use, or performance of this document or of any information contained herein.

## **Limitation of Liability**

In no event will Trenz Electronic, its suppliers, or other third parties mentioned in this document be liable for any damages whatsoever (including, without limitation, those resulting from lost profits, lost data or business interruption) arising out of the use, inability to use, or the results of use of this document, any documents linked to this document, or the materials or information contained at any or all such documents. If your use of the materials or information from this document results in the need for servicing, repair or correction of equipment or data, you assume all costs thereof.

## **Copyright Notice**

No part of this manual may be reproduced in any form or by any means (including electronic storage and retrieval or translation into a foreign language) without prior agreement and written consent from Trenz Electronic.

## **Technology Licenses**

The hardware / firmware / software described in this document are furnished under a license and may be used /modified / copied only in accordance with the terms of such license.

#### **Environmental Protection**

To confront directly with the responsibility toward the environment, the global community and eventually also oneself. Such a resolution should be integral part not only of everybody's life. Also enterprises shall be conscious of their social responsibility and contribute to the preservation of our common living space. That is why Trenz Electronic invests in the protection of our Environment.

### REACH, RoHS and WEEE

#### **REACH**

Trenz Electronic is a manufacturer and a distributor of electronic products. It is therefore a so called downstream user in the sense of REACH. The products we supply to you are solely non-chemical products (goods). Moreover and under normal and reasonably foreseeable circumstances of application, the goods supplied to you shall not release any substance. For that, Trenz Electronic is obliged to neither register nor to provide safety data sheet. According to present knowledge and to best of our knowledge, no SVHC (Substances of Very High Concern) on the Candidate List are contained in our products. Furthermore, we will immediately and unsolicited inform our customers in compliance with REACH - Article 33 if any substance present in our goods (above a concentration of 0,1 % weight by weight) will be classified as SVHC by the European Chemicals Agency (ECHA).

#### RoHS

Trenz Electronic GmbH herewith declares that all its products are developed, manufactured and distributed RoHS compliant.

#### WEEE

Information for users within the European Union in accordance with Directive 2002/96/EC of the European Parliament and of the Council of 27 January 2003 on waste electrical and electronic equipment (WEEE).

Users of electrical and electronic equipment in private households are required not to dispose of waste electrical and electronic equipment as unsorted municipal waste and to collect such waste electrical and electronic equipment separately. By the 13 August 2005, Member States shall have ensured that systems are set up allowing final holders and distributors to return waste electrical and electronic equipment at least free of charge. Member States shall ensure the availability and accessibility of the necessary collection facilities. Separate collection is the precondition to ensure specific treatment and recycling of waste electrical and electronic equipment and is necessary to achieve the chosen level of protection of human health and the environment in the European Union. Consumers have to actively contribute to the success of such collection and the return of waste electrical and electronic equipment. Presence of hazardous substances in electrical and electronic equipment results in potential effects on the environment and human health. The symbol consisting of the crossed-out wheeled bin indicates separate collection for waste electrical and electronic equipment.

Trenz Electronic is registered under WEEE-Reg.-Nr. DE97922676.

#### Error rendering macro 'page-info'

Ambiguous method overloading for method jdk.

proxy279.\$Proxy4022#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence.pages.Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core.

ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject]