## **TE0715 TRM** #### Download PDF version of this document. #### **Table of Contents** | _ | _ | | | | | |---|----|----|------|---|---| | • | O١ | /A | r\/I | A | M | - Key Features - Block Diagram - Main Components - Initial Delivery State - Boot Process - · Signals, Interfaces and Pins - Board to Board (B2B) I/Os MGT Lanes - JTAG Interface - System Controller CPLD I/O PinsQuad SPI Interface - o SD Card Interface - Ethernet Interface - USB Interface - o I2C Interface #### On-board Peripherals - System Controller CPLD - DDR MemoryQuad SPI Flash Memory - Gigabit Ethernet PHYHigh-speed USB ULPI PHY - MAC Address EEPROM - o RTC Real Time Clock - o Programmable Clock Generator - Oscillators - On-board LEDs #### Power and Power-On Sequence - Power Consumption - Power Distribution Dependencies - Power-On Sequence - Power Rails - o Bank Voltages - Board to Board Connectors - Connector Mating heightConnector Speed Ratings - Current Rating - Connector Mechanical Ratings Manufacturer Documentation - Variants Currently in Production - Technical Specifications - Absolute Maximum Ratings - Recommended Operating Conditions - Operating Temperature Ranges - Physical Dimensions - Revision History - Hardware Revision History - Document Change History - Disclaimer - Data Privacy - Document Warranty - Limitation of Liability - Copyright Notice - Technology Licenses - Environmental Protection - o REACH, RoHS and WEEE #### Overview The Trenz Electronic TE0715 is an industrial-grade SoM (System on Module) based on Xilinx Zynq-7000 SoC (XC7Z015 or XC7Z030) with 1GByte of DDR3 SDRAM, 32MBytes of SPI Flash memory, Gigabit Ethernet PHY transceiver, a USB PHY transceiver and powerful switching-mode power supplies for all on-board voltages. A large number of configurable I/Os is provided via rugged high-speed stacking strips. ### **Key Features** - Industrial-grade Xilinx Zynq-7000 SoC (XC7Z015, XC7Z030) - Rugged for shock and high vibration - 2 x ARM Cortex-A9 - 10/100/1000 Mbps Ethernet transceiver PHY - MAC address EEPROM - 32-bit wide 1GB DDR3 SDRAM - 32 MByte quad SPI Flash memory - Programmable clock generator - Transceiver clock (default 125 MHz) - Plug-on module with 2 x 100-pin and 1 x 60-pin high-speed hermaphroditic strips - 132 FPGA I/Os (65 LVDS pairs possible) and 14 PS MIO available on B2B connectors - 4 GTP/GTX (high-performance transceiver) lanes - GTP/GTX (high-performance transceiver) clock input USB 2.0 high-speed ULPI transceiver - On-board high-efficiency DC-DC converters - 4 A x 1.0 V power rail - o 3 A x 1.0 V power rail - o 3 A x 1.2 V power rail - o 3 A x 1.35 V power rail - ° 3 A x 1.8 V power rail - · System management - eFUSE bit-stream encryption - AES bit-stream encryption - Temperature compensated RTC (real-time clock) - · Evenly-spread supply pins for good signal integrity Additional assembly options are available for cost or performance optimization upon request. ## **Block Diagram** Figure 1: TE0715 block diagram. # **Main Components** Figure 2: TE0715 main components. - 1. Xilinx Zynq-7000 all programmable SoC, U5 2. System Controller CPLD, U26 - 3. Programmable quad clock generator, U10 - 4. 10/100/1000 Mbps Ethernet PHY, U7 - 5. 2 x 4-Gbit DDR3L SDRAM (1.35 V), U12 and U13 6. Hi-speed USB 2.0 ULPI transceiver, U6 - 7a. B2B connector Samtec Razor Beam<sup>™</sup> LSHM-150, JM1 - 7b. B2B connector Samtec Razor Beam™ LSHM-150, JM2 7c. B2B connector Samtec Razor Beam™ LSHM-130, JM3 - 8. 32-MByte quad SPI Flash memory, U14 - 9. Low-power RTC with battery backed SRAM, U16 - 10. 4A PowerSoC DC-DC converter, U1 - 11. Green LED (DONE), D2 - 12. Red LED (SC), D3 - 13. Green LED (MIO7), D4 - 14. 2-bit bidirectional 1-MHz I<sup>2</sup>C bus voltage-level translator, U20 ## **Initial Delivery State** | Storage device name | Content | Notes | |---------------------------|---------------------------------|-----------------------------------------------------| | 24AA025E48 EEPROM | User content not programmed | Valid MAC address from manufacturer. | | SPI Flash OTP Area | Empty, not programmed | Except serial number programmed by flash vendor. | | SPI Flash Quad Enable bit | Programmed | - | | SPI Flash main array | Demo design | - | | eFUSE USER | Not programmed | - | | eFUSE Security | Not programmed | - | | Si5338 OTP NVM | Default settings pre-programmed | OTP not re-programmable after delivery from factory | **Table 1:** Initial delivery state of programmable devices on the module. ## **Boot Process** By default the TE-0715 supports quad SPI and SD Card boot modes which is controlled by the MODE input signal from the B2B JM1 connector. | MODE Signal State | Boot Mode | |-------------------|-----------| | High or open | QSPI | | Low or ground | SD Card | Table 2: Boot MODE signal description. # Signals, Interfaces and Pins ## Board to Board (B2B) I/Os I/O signals connected to the SoC's I/O bank and B2B connector: | Bank | Туре | B2B<br>Connector | I/O Signal<br>Count | Voltage | Notes | |------|--------|------------------|----------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | HR | JM1 | 48 | User | Allowed voltage level from 1.2V to 3.3V. | | 34 | HR/HP | JM2 | 18 | User | <ul> <li>On TE0715-xx-15 modules, banks 34 and 35 are HR banks, allowed voltage level from 1.2V to 3.3V.</li> <li>On TE0715-xx-30 modules, banks 34 and 35 are HP banks, allowed voltage level from 1.2V to 1.8V.</li> </ul> | | 35 | HR/HP | JM2 | 50 | User | As above. | | 34 | HR/HP | JM3 | 16 | User | As above. | | 500 | МІО | JM1 | 8 | 3.3V | - | | 501 | MIO | JM1 | 6 | 1.8V | - | | 112 | GT | JM3 | 4 lanes | N/A | See also next section MGT Lanes. | | 112 | GT CLK | JM3 | 1 differential input | N/A | NB! AC coupling capacitors required on carrier board. | Table 3: General overview of board to board I/O signals. For detailed information about the pin-out, please refer to the Pin-out Table. #### **MGT Lanes** MGT (Multi Gigabit Transceiver) lane consists of one transmit and one receive (TX/RX) differential pairs, four signals total per one MGT lane. Following table lists lane number, MGT bank number, transceiver type, signal schematic name, board-to-board connection and Zynq SoC pin connection: | | Lane | Bank | Туре | Signal Name | B2B Pin | Zynq SoC Pin | | |--|------|------|------|-------------|---------|--------------|--| |--|------|------|------|-------------|---------|--------------|--| | 0 | 112 | GTX | • MGT_RX0_P<br>• MGT_RX0_N<br>• MGT_TX0_P<br>• MGT_TX0_N | <ul><li>JM3-10</li><li>JM3-8</li><li>JM3-9</li><li>JM3-7</li></ul> | <ul> <li>MGTXRXP0_112, AA7</li> <li>MGTXRXN0_112, AB7</li> <li>MGTXTXP0_112, AA3</li> <li>MGTXTXN0_112, AB3</li> </ul> | |---|-----|-----|----------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------| | 1 | 112 | GTX | • MGT_RX1_P<br>• MGT_RX1_N<br>• MGT_TX1_P<br>• MGT_TX1_N | <ul><li>JM3-16</li><li>JM3-14</li><li>JM3-15</li><li>JM3-13</li></ul> | <ul> <li>MGTXRXP1_112, W8</li> <li>MGTXRXN1_112, Y8</li> <li>MGTXTXP1_112, W4</li> <li>MGTXTXN1_112, Y4</li> </ul> | | 2 | 112 | GTX | • MGT_RX2_P<br>• MGT_RX2_N<br>• MGT_TX2_P<br>• MGT_TX2_N | <ul><li>JM3-22</li><li>JM3-20</li><li>JM3-21</li><li>JM3-19</li></ul> | <ul> <li>MGTXRXP2_112, AA9</li> <li>MGTXRXN2_112, AB9</li> <li>MGTXTXP2_112, AA5</li> <li>MGTXTXN2_112, AB5</li> </ul> | | 3 | 112 | GTX | • MGT_RX3_P<br>• MGT_RX3_N<br>• MGT_TX3_P<br>• MGT_TX3_N | <ul><li>JM3-28</li><li>JM3-26</li><li>JM3-27</li><li>JM3-25</li></ul> | <ul> <li>MGTXRXP3_112, W6</li> <li>MGTXRXN3_112, Y6</li> <li>MGTXTXP3_112, W2</li> <li>MGTXTXN3_112, Y2</li> </ul> | Table 4: MGT lanes overview. Below are listed MGT bank reference clock sources. | Clock signal | Bank | Source | FPGA Pin | Notes | |--------------|------|-------------|---------------------|--------------------------------| | MGT_CLK0_P | 112 | B2B, JM3-33 | MGTREFCLK0P_112, U9 | Supplied by the carrier board. | | MGT_CLK0_N | 112 | B2B, JM3-31 | MGTREFCLK0N_112, V9 | Supplied by the carrier board. | | MGT_CLK1_P | 112 | U10, CLK2A | MGTREFCLK1P_112, U5 | On-board Si5338A. | | MGT_CLK1_N | 112 | U10, CLK2B | MGTREFCLK1N_112, V5 | On-board Si5338A. | Table 5: MGT reference clock sources. ## **JTAG Interface** JTAG access to the Xilinx Zynq SoC is provided through B2B connector JM2. | JTAG Signal | B2B Connector Pin | |-------------|-------------------| | TMS | JM2-93 | | TDI | JM2-95 | | TDO | JM2-97 | | TCK | JM2-99 | Table 6: JTAG interface signals. JTAGEN pin in B2B connector JM1 should be kept low or grounded for normal operation. ## **System Controller CPLD I/O Pins** Special purpose pins are connected to System Controller CPLD and have following default configuration: | Pin Name | Mode | Function | Default Configuration | |----------|--------|--------------|-------------------------------------------------------------------------------------------| | EN1 | Input | Power Enable | No hard wired function on PCB, when forced low pulls POR_B low to emulate power on reset. | | PGOOD | Output | Power Good | Active high when all on-module power supplies are working properly. | | NOSEQ | - | - | No function. | | RESIN | Input | Reset | Active low reset, gated to POR_B. | | JTAGEN | Input | JTAG Select | Low for normal operation. | Table 7: System Controller CPLD I/O pins. #### **Quad SPI Interface** Quad SPI Flash (U14) is connected to the Zynq PS QSPI0 interface via PS MIO bank 500, pins MIO1 ... MIO6. | Zynq SoC's MIO | Signal Name | U5 Pin | |----------------|-------------|--------| | 1 | SPI-CS | C2 | | 2 | SPI-DQ0/M3 | D3 | | 3 | SPI-DQ1/M1 | D2 | | 4 | SPI-DQ2/M2 | C4 | | 5 | SPI-DQ3/M0 | D4 | | 6 | SPI-SCK | B2 | Table 8: Quad SPI interface signals and connections. #### **SD Card Interface** SD Card interface is connected form the Zynq SoC's PS MIO bank 501 to the B2B connector JM1, signals MIO40 .. MIO45. #### **Ethernet Interface** On-board Gigabit Ethernet PHY is provided with Marvell Alaska 88E1512 IC (U7). The Ethernet PHY RGMII interface is connected to the Zynq Ethernet0 PS GEM0. I/O voltage is fixed at 1.8V for HSTL signalling. SGMII (SFP copper or fiber) can be used directly with the Ethernet PHY, as the SGMII pins are available on the B2B connector JM3. The reference clock input of the PHY is supplied from an on-board 25.000000 MHz oscillator (U9), the 125MHz output clock signal CLK\_125MHZ is connected to the IN5 pin of the PLL chip (U10). #### **Ethernet PHY connection** | PHY Pin | Zynq PS | Zynq PL | Notes | |----------|--------------|---------|---------------------------------------------------------------| | MDC/MDIO | MIO52, MIO53 | - | - | | LED0 | - | J3 | Can be routed via PL to any free PL I/O pin in B2B connector. | | LED1 | - | K8 | Can be routed via PL to any free PL I/O pin in B2B connector. This LED is connected to PL via level-shifter implemented in system controller CPLD. | |----------------|------------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------| | LED2/Interrupt | MIO46 | - | - | | CONFIG | - | - | By default the PHY address is strapped to 0x00, alternate configuration is possible. | | RESETn | MIO50 | - | - | | RGMII | MIO16MIO27 | - | - | | SGMII | - | - | Routed to B2B connector JM3. | | MDI | - | - | Routed to B2B connector JM1. | Table 9: Ethernet interface. #### **USB** Interface USB PHY is provided by USB3320 from Microchip. The ULPI interface is connected to the Zynq PS USB0. The I/O Voltage is fixed at 1.8V. The reference clock input of the PHY is supplied from an on-board 52.000000 MHz oscillator (U15). #### **USB PHY connection** | PHY Pin | ZYNQ Pin | B2B Name | Notes | |------------|----------|------------------|--------------------------------------------------------------------------| | ULPI | MIO2839 | - | Zynq USB0 MIO pins are connected to the PHY. | | REFCLK | - | - | 52.000000 MHz from on board oscillator (U15). | | REFSEL[02] | - | - | Reference clock frequency select, all set to GND selects 52.000000 MHz. | | RESETB | MIO51 | - | Active low reset. | | CLKOUT | MIO36 | - | Connected to 1.8V, selects reference clock operation mode. | | DP, DM | - | OTG_D_P, OTG_D_N | USB data lines. | | CPEN | - | VBUS_V_EN | External USB power switch active high enable signal. | | VBUS | - | USB_VBUS | Connect to USB VBUS via a series of resistors, see reference schematics. | | ID | - | OTG_ID | For an A-device connect to the ground, for a B-device leave floating. | Table 10: USB interface. The schematics for the USB connector and required components is different depending on the USB usage. USB standard A or B connectors can be used for host or device modes. A mini-USB connector can be used for USB device mode. A micro-USB connector can be used for device mode, OTG mode or host mode. #### **I2C Interface** On-board I<sup>2</sup>C devices are connected to the Zynq SoC's PS bank 501 MIO48 (SCL) and MIO49 (SDA) which is configured as I2C1 by default. As bank 501 VCC\_MIO1\_501 is fixed to 1.8V, there is a bi-directional voltage-level translator used to connect 3.3V I<sup>2</sup>C slave devices to the bus. Table below lists I<sup>2</sup>C slave device addresses and functions: | I <sup>2</sup> C Device | IC | I <sup>2</sup> C Slave Address | Notes | |-------------------------|-----|--------------------------------|--------------------------------------------| | 24AA025E48 | U19 | 0x50 | Serial EEPROMs with EUI-48™ node identity. | | ISL12020M | U16 | 0x6F | Low-power RTC with battery backed SRAM. | | ISL12020M | U16 | 0x57 | Battery backed SRAM integrated into RTC. | | SI5338A | U10 | 0x70 | Programmable quad clock generator. | |---------|-----|------|------------------------------------| |---------|-----|------|------------------------------------| **Table 11:** Slave devices connected to the I<sup>2</sup>C interface. ## **On-board Peripherals** ## **System Controller CPLD** The System Controller CPLD (U26) is provided by Lattice Semiconductor LCMXO2-256HC (MachXO2 product family). It is the central system management unit with module specific firmware installed to monitor and control various signals of the FPGA, on-board peripherals, I/O interfaces and module as a whole. ### **DDR Memory** TE0715 module has up to 1 GBytes of DDR3L SDRAM arranged into 32-bit wide memory bus. Different memory sizes are available optionally. ### **Quad SPI Flash Memory** On-board quad SPI Flash memory S25FL256S (U14) is used to store initial FPGA configuration. Besides FPGA configuration, remaining free flash memory can be used for user application and data storage. All four SPI data lines are connected to the FPGA allowing x1, x2 or x4 data bus widths. Maximum data rate depends on the selected bus width and clock frequency used. SPI Flash QE (Quad Enable) bit must be set to high or FPGA is unable to load its configuration from flash during power-on. By default this bit is set to high at the manufacturing plant. ## **Gigabit Ethernet PHY** On-board Gigabit Ethernet PHY (U7) is provided with Marvell Alaska 88E1512. The Ethernet PHY RGMII interface is connected to the Zynq SoC's PS bank 501 pins MIO16.. MIO27. Reference clock input of the PHY is supplied from the on-board 25.000000 MHz oscillator (U9), the 125MHz output clock signal CLK\_125MHZ is connected to the programmable clock generator (U10) pin IN5. # **High-speed USB ULPI PHY** Hi-speed USB ULPI PHY (U6) is provided with USB3320 from Microchip. The ULPI interface is connected to the Zynq SoC's PS bank 501 pins MIO28 .. 39. Reference clock input is supplied from the on-board 52.000000 MHz oscillator (U15). #### MAC Address EEPROM A Microchip 24AA025E48 EEPROM (U19) is used which contains a globally unique 48-bit node address compatible with EUI-48TM specification. The device is organized as two blocks of $128 \times 8$ -bit memory. One of the blocks stores the 48-bit node address and is write protected, the other block is available for application use. It is accessible through the $I^2C$ slave device address 0x50. #### **RTC - Real Time Clock** An temperature compensated Intersil ISL12020M is used for Real Time Clock (U16). Battery voltage must be supplied to the module from the baseboard. Battery backed registers can be accessed over I<sup>2</sup>C bus at slave address of 0x6F. General purpose RAM is at I<sup>2</sup>C slave address 0x57. RTC IC is supported by Linux so it can be used as *hwclock* device. # **Programmable Clock Generator** There is a Silicon Labs programmable clock generator Si5338A (U10) chip on the module. It's output frequencies can be programmed via the $I^2C$ bus, slave device address is 0x70. | U10 Signal | Default Frequency | Notes | |------------|---------------------|----------------------------------------------------| | IN1/IN2 | Externally supplied | Needs decoupling on carrier board. | | IN3 | 25.000000 MHz | Reference input clock. | | IN4 | - | Wired to the GND. | | IN5/IN6 | 125 MHz | Ethernet PHY output clock. | | CLK0 A/B | - | Not used, disabled. | | CLK1 A/B | - | Not used, disabled. | | CLK2 A/B | 125 MHz | MGT reference clock 1. | | CLK3A | - | Bank 34 clock input, default disabled, user clock. | | CLK3B | - | Not used, disabled. | Table 12: Programmable clock generator I/Os. ## **Oscillators** The module has following reference clock signals provided by on-board oscillators: | Source | Signal | Frequency | Destination | Pin Name | Notes | |--------|--------|---------------|-------------|------------|-----------------------------------| | U18 | CLK | 25.000000 MHz | U10 | IN3 | | | U9 | CLK | 25.000000 MHz | U7 | XTAL_IN | | | U11 | PS-CLK | 33.333333 MHz | U5 | PS_CLK_500 | Zynq SoC PS subsystem main clock. | | U15 | CLK | 52.000000 MHz | U6 | REFCLK | USB3320C PHY reference clock. | Table 13: Reference clock signals. #### **On-board LEDs** | LED | Color | Connected to | Description and Notes | |-----|-------|--------------|----------------------------------------------------------------------| | D2 | Green | DONE | Reflects inverted DONE signal. ON when FPGA is not configured, | | | | | OFF as soon as PL is configured. | | | | | This LED will not operate if the SC can not power on the 3.3V output | | | | | rail that also powers the 3.3V circuitry on the module. | | D3 | Red | SC | System main status LED. | | D4 | Green | MIO7 | User controlled, default OFF (when PS7 has not been booted). | Table 14: On-board LEDs. # Power and Power-On Sequence TE0715-xx-30 has several HP banks on B2B connectors. Those banks have maximum voltage tolerance of 1.8V. Please check special instructions for the baseboard to be used with TE0715-xx-30. ## **Power Consumption** Power supply with minimum current capability of 3A for system startup is recommended. Maximum power consumption of a module mainly depends on the design running on the FPGA. Xilinx provides power estimator excel sheets to calculate power consumption. It is also possible to evaluate the power consumption of the design with Vivado. See also Trenz Electronic Wiki FAQ. | Power Input Pin | Typical Current | |-----------------|-------------------| | VIN | To be determined. | | 3.3VIN | To be determined. | Table 15: Typical power consumption. ## **Power Distribution Dependencies** Figure 3: Module power distribution diagram. # **Power-On Sequence** Figure 4: TE0820-02 power-on sequence diagram. For highest efficiency of the on-board DC-DC regulators, it is recommended to use same 3.3V power source for both VIN and 3.3VIN power rails. Although VIN and 3.3VIN can be powered up in any order, it is recommended to power them up simultaneously. To avoid any damage to the module, check for stabilized on-board voltages should be carried out (3.3V (JM2-10, 12) or 1.8V(JM1-39) output) before powering up any FPGA's I/O bank voltages VCCO\_x. All I/Os should be tri-stated during power-on sequence. See Xilinx datasheet DS187 (for XC7Z015) or DS191 (for XC7Z030) for additional information. User should also check related baseboard documentation when choosing baseboard design for TE0715 module. #### **Power Rails** | B2B Name | B2B JM1 Pins | B2B JM2 Pins | Direction | Note | |----------|--------------|--------------|-----------|-------------------------------------------------------------------------------------| | VIN | 1, 3, 5 | 2, 4, 6, 8 | Input | Supply voltage. | | 3.3VIN | 13, 15 | - | Input | Supply voltage. | | VCCIO13 | 9, 11 | - | Input | High range bank voltage. | | VCCIO34 | - | 5 | Input | TE0715-xx-15: high range bank voltage. TE0715-xx-30: high performance bank voltage. | | VCCIO35 | - | 7, 9 | Input | TE0715-xx-15: high range bank voltage. TE0715-xx-30: high performance bank voltage. | | VBAT_IN | 79 | - | Input | RTC battery-buffer supply voltage. | | 3.3V | - | 10, 12 | Output | Internal 3.3V voltage level. | | 1.8V | 39 | - | Output | Internal 1.8V voltage level. | |-----------|----|----|--------|------------------------------------------------------------| | DDR_PWR | - | 19 | Output | Internal 1.5V or 1.35V voltage level, depends on revision. | | VREF_JTAG | | 91 | Output | JTAG reference voltage (3.3V). | Table 16: TE0715 power rails. ## **Bank Voltages** | Bank | Schematic Name | Voltage | TE0715-xx-15 | TE0715-xx-30 | |----------|----------------|---------|------------------|------------------| | 500 | VCCO_MIO0_500 | 3.3V | - | - | | 501 | VCCO_MIO1_501 | 1.8V | - | - | | 502 | VCCO_DDR_502 | 1.5V | - | - | | 0 Config | VCCO_0 | 3.3V | - | - | | 13 HR | VCCO_13 | User | HR: 1.2V to 3.3V | HR: 1.2V to 3.3V | | 34 HR/HP | VCCO_34 | User | HR: 1.2V to 3.3V | HP: 1.2V to 1.8V | | 35 HR/HP | VCCO_35 | User | HR: 1.2V to 3.3V | HP: 1.2V to 1.8V | Table 17: TE0715 bank voltages. ### **Board to Board Connectors** These connectors are hermaphroditic. Odd pin numbers on the module are connected to even pin numbers on the baseboard and vice versa. 4 x 5 modules use two or three Samtec Razor Beam LSHM connectors on the bottom side. - 2 x REF-189016-02 (compatible to LSHM-150-04.0-L-DV-A-S-K-TR), (100 pins, "50" per row) 1 x REF-189017-02 (compatible to LSHM-130-04.0-L-DV-A-S-K-TR), (60 pins, "30" per row) (depending on module) #### Connector Mating height When using the same type on baseboard, the mating height is 8mm. Other mating heights are possible by using connectors with a different height | Order number | Connector on baseboard | compatible to | Mating height | |--------------|-----------------------------|-----------------------------|---------------| | 23836 | REF-189016-01 | LSHM-150-02.5-L-DV-A-S-K-TR | 6.5 mm | | | LSHM-150-03.0-L-DV-A-S-K-TR | LSHM-150-03.0-L-DV-A-S-K-TR | 7.0 mm | | 23838 | REF-189016-02 | LSHM-150-04.0-L-DV-A-S-K-TR | 8.0 mm | | | LSHM-150-06.0-L-DV-A-S-K-TR | LSHM-150-06.0-L-DV-A-S-K-TR | 10.0mm | | 26125 | REF-189017-01 | LSHM-130-02.5-L-DV-A-S-K-TR | 6.5 mm | | | LSHM-130-03.0-L-DV-A-S-K-TR | LSHM-130-03.0-L-DV-A-S-K-TR | 7.0 mm | | 24903 | REF-189017-02 | LSHM-130-04.0-L-DV-A-S-K-TR | 8.0 mm | | | LSHM-130-06.0-L-DV-A-S-K-TR | LSHM-130-06.0-L-DV-A-S-K-TR | 10.0mm | #### Connectors. The module can be manufactured using other connectors upon request. #### **Connector Speed Ratings** The LSHM connector speed rating depends on the stacking height; please see the following table: | Stacking height | Speed rating | |---------------------|--------------------| | 12 mm, Single-Ended | 7.5 GHz / 15 Gbps | | 12 mm, Differential | 6.5 GHz / 13 Gbps | | 5 mm, Single-Ended | 11.5 GHz / 23 Gbps | | 5 mm, Differential | 7.0 GHz / 14 Gbps | #### Speed rating. #### **Current Rating** Current rating of Samtec Razor Beam™ LSHM B2B connectors is 2.0A per pin (2 adjacent pins powered). #### **Connector Mechanical Ratings** Shock: 100G, 6 ms SineVibration: 7.5G random, 2 hours per axis, 3 axes total #### Manufacturer Documentation | File | Modified | |----------------------------------------------------------------------------------------------|-------------------------------| | PDF File hsc-report_lshm-lshm-05mm_web.pdf High speed test report | 07 04, 2016 by Thorsten Trenz | | PDF File lshm_dv.pdf LSHM catalog page | 07 04, 2016 by Thorsten Trenz | | PDF File LSHM-1XX-XX.X-X-DV-A-X-X-TR-FOOTPRINT(1).pdf Recommended layout and stencil drawing | 07 04, 2016 by Thorsten Trenz | | PDF File LSHM-1XX-XX.X-XX-DV-A-X-X-TR-MKT.pdf Technical drawing | 07 04, 2016 by Thorsten Trenz | | PDF File REF-189016-01.pdf Technical Drawing | 07 04, 2016 by Thorsten Trenz | | PDF File REF-189016-02.pdf Technical Drawing | 07 04, 2016 by Thorsten Trenz | | PDF File REF-189017-01.pdf Technical Drawing | 07 04, 2016 by Thorsten Trenz | | PDF File REF-189017-02.pdf Technical Drawing | 07 04, 2016 by Thorsten Trenz | | PDF File TC09232523_report_Rev_2_qua.pdf Design qualification test report | 07 04, 2016 by Thorsten Trenz | | PDF File tc09292611_qua(1).pdf Shock and vibration report | 07 04, 2016 by Thorsten Trenz | | L. LAU | | Download All # Variants Currently in Production Trenz shop TE0715 overview page English page German page Table 18: TE0715 variants currently in production. # **Technical Specifications** # **Absolute Maximum Ratings** | Parameter | Min | Max | Units | Notes | |----------------------------------------------------------|-------|---------------|-------|-------------------------------------| | VIN supply voltage | -0.3 | 6.0 | V | - | | 3.3VIN supply voltage | -0.4 | 3.6 | V | - | | VBAT supply voltage | -1 | 6.0 | V | - | | PL IO bank supply voltage for HR I/O banks (VCCO) | -0.5 | 3.6 | V | - | | PL IO bank supply voltage for HP I/O banks (VCCO) | -0.5 | 2.0 | V | TE0715-xx-15 does not have HP banks | | I/O input voltage for HR I/O banks | -0.4 | VCCO + 0.55 | V | - | | I/O input voltage for HP I/O banks | -0.55 | VCCO + 0.55 | V | TE0715-xx-15 does not have HP banks | | GT receiver (RXP/RXN) and transmitter (TXP/TXN) | -0.5 | 1.26 | V | - | | Voltage on module JTAG pins | -0.4 | VCCO_0 + 0.55 | V | VCCO_0 is 3.3V nominal. | | Storage temperature | -40 | +85 | °C | - | | Storage temperature without the ISL12020MIRZ and 88E1512 | -55 | +100 | °C | - | Table 19: TE0715 module absolute maximum ratings. Assembly variants for higher storage temperature range are available on request. Please check Xilinx datasheet DS187 (for XC7Z015) or DS191 (for XC7Z030) for complete list of absolute maximum and recommended operating ratings. # **Recommended Operating Conditions** | Parameter | Min | Max | Units | Notes | Reference Document | |----------------------------------------------------|-------|-------|-------|----------------------------|------------------------| | VIN supply voltage | 2.5 | 5.5 | V | | | | 3.3VIN supply voltage | 3.135 | 3.465 | V | | | | VBAT_IN supply voltage | 2.7 | 5.5 | V | | | | PL I/O bank supply voltage for HR I/O banks (VCCO) | 1.14 | 3.465 | V | | Xilinx datasheet DS191 | | PL I/O bank supply voltage for HP | 1.14 | 1.89 | V | TE0715-xx-15 does not have | Xilinx datasheet DS191 | | I/O banks (VCCO) | | | | HP banks | | | I/O input voltage for HR I/O banks | (*) | (*) | V | (*) Check datasheet | Xilinx datasheet DS191 | |------------------------------------|-------|-------|---|----------------------------|------------------------| | | | | | | or DS187 | | I/O input voltage for HP I/O banks | (*) | (*) | V | TE0715-xx-15 does not have | Xilinx datasheet DS191 | | | | | | HP banks | | | | | | | (*) Check datasheet | | | Voltage on Module JTAG pins | 3.135 | 3.465 | V | VCCO_0 is 3.3 V nominal | | Table 20: TE0715 module recommended operating conditions. ## **Operating Temperature Ranges** Commercial grade: 0°C to +70°C. Industrial and extended grade: -40°C to +85°C. The module operating temperature range depends also on customer design and cooling solution. Please contact us for options. ## **Physical Dimensions** - Module size: 50 mm x 40 mm. Please download the assembly diagram for exact numbers Mating height with standard connectors: 8mm - PCB thickness: 1.6mm - Highest part on PCB: approx. 2.5mm. Please download the step model for exact numbers All dimensions are given in millimeters. Figure 5: TE0715 physical dimensions. # **Revision History** # **Hardware Revision History** | Date | Revision | Notes | Link to PCN | Documentation Link | |------------|----------|---------------------------|------------------|--------------------| | 2022-12-21 | 05 | Third production release | Click to see PCN | TE0715-05 | | 2016-06-21 | 04 | Second production release | Click to see PCN | TE0715-04 | | - | 03 | First production release | | TE0715-03 | | - | 02 | Prototypes | | TE0715-02 | | - | 01 | Prototypes | | | Table 21: TE0715 module hardware revision history. Hardware revision number is printed on the PCB board together with the module model number separated by the dash. Figure 6: TE0715 hardware revision number. # **Document Change History** | Date | Revision | Contributors | Description | |------|----------|--------------|-------------| |------|----------|--------------|-------------| #### Error rendering macro 'pageinfo' Ambiguous method overloading for method jdk. proxy279.\$Proxy4022#hasCon tentLevelPermission. Cannot resolve which method to invoke for [null, class java. lang.String, class com. atlassian.confluence.pages. Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java. lang.String, class com. atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core. ContentEntityObject] # Error rendering macro 'pageinfo' Ambiguous method overloading for method jdk. proxy279.\$Proxy4022#hasCon tentLevelPermission. Cannot resolve which method to invoke for [null, class java. lang.String, class com. atlassian.confluence.pages. Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java. lang.String, class com. atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com. atlassian.confluence.core. ContentEntityObject] #### Error rendering macro 'pageinfo' Ambiguous method overloading for method jdk. proxy279.\$Proxy4022#hasCon tentLevelPermission. Cannot resolve which method to invoke for [null, class java. lang.String, class com. atlassian.confluence.pages. Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java. lang.String, class com. atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com. atlassian.confluence.core. ContentEntityObject] - Updated Key features: DCDC current rating - Added revision 5 in Hardware revision history | 2021-06-21 | v.87 | John Hartfiel | Bugfix Link to PDF download | |------------|------|---------------|----------------------------------------------------------------------------------| | 2018-07-06 | v.86 | John Hartfiel | Link to shop production list Change normal Bank power note to important note | | 2017-11-14 | v.85 | John Hartfiel | Replace | |------------|------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | B2B<br>connecto<br>r section | | 2017-09-10 | v.82 | Jan Kumann | Documen t template revision added. Revised block diagram with new I <sup>2</sup> C part. Power distribution diagram added. Power-on sequence diagram added. Sections rearranged, some missing ones added. Weight section removed. | | 2017-06-07 | v.64 | Jan Kumann | Minor<br>formattin<br>g. | | 2017-03-02 | v.59 | Thorsten Trenz | Correcte<br>d boot<br>mode<br>table. | | 2017-02-10 | v.58 | Thorsten Trenz | Correcte<br>d PLL<br>initial<br>delivery<br>state. | | 2017-01-25 | v.55 | Jan Kumann | New<br>block<br>diagram. | | 2017-01-14 | v.50 | Jan Kumann | <ul> <li>Product revision 04 images added.</li> <li>Formattin g changes and small corrections.</li> </ul> | |------------|------|----------------|-----------------------------------------------------------------------------------------------------------| | 2016-11-15 | v.45 | Thorsten Trenz | Added<br>B2B<br>Connecto<br>r section. | | 2016-10-18 | v.40 | Ali Naseri | <ul> <li>Added<br/>table<br/>"power<br/>rails".</li> </ul> | | 2016-06-28 | v.38 | Thorsten Trenz, Emmanuel Vassilakis, Jan | | |------------|------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Kumann | New overall documen t layout with shorter table of contents. Revision 01 PCB pictures replaced with the revision 03 ones. Fixed link to Master Pin-out Table. New default MIO mapping table design. Revised Poweron Added links to related Xilinx online documen ts. Physical dimensions pictures revised. Revision number picture with explanati on added. | | 2016-04-27 | v.33 | Thorsten Trenz, Emmanuel Vassilakis | Added table "Recomm ended Operatin g Condition s". Storage Temperat ure edited. | | 2016-03-31 | v.10 | Philipp Bernhardt, Antti Lukats | <ul><li>Initial version.</li></ul> | Table 22: Document change history. #### Disclaimer ### **Data Privacy** Please also note our data protection declaration at https://www.trenz-electronic.de/en/Data-protection-Privacy ### **Document Warranty** The material contained in this document is provided "as is" and is subject to being changed at any time without notice. Trenz Electronic does not warrant the accuracy and completeness of the materials in this document. Further, to the maximum extent permitted by applicable law, Trenz Electronic disclaims all warranties, either express or implied, with regard to this document and any information contained herein, including but not limited to the implied warranties of merchantability, fitness for a particular purpose or non infringement of intellectual property. Trenz Electronic shall not be liable for errors or for incidental or consequential damages in connection with the furnishing, use, or performance of this document or of any information contained herein. ### **Limitation of Liability** In no event will Trenz Electronic, its suppliers, or other third parties mentioned in this document be liable for any damages whatsoever (including, without limitation, those resulting from lost profits, lost data or business interruption) arising out of the use, inability to use, or the results of use of this document, any documents linked to this document, or the materials or information contained at any or all such documents. If your use of the materials or information from this document results in the need for servicing, repair or correction of equipment or data, you assume all costs thereof. ### **Copyright Notice** No part of this manual may be reproduced in any form or by any means (including electronic storage and retrieval or translation into a foreign language) without prior agreement and written consent from Trenz Electronic. ## **Technology Licenses** The hardware / firmware / software described in this document are furnished under a license and may be used /modified / copied only in accordance with the terms of such license. #### **Environmental Protection** To confront directly with the responsibility toward the environment, the global community and eventually also oneself. Such a resolution should be integral part not only of everybody's life. Also enterprises shall be conscious of their social responsibility and contribute to the preservation of our common living space. That is why Trenz Electronic invests in the protection of our Environment. ## **REACH, RoHS and WEEE** #### **REACH** Trenz Electronic is a manufacturer and a distributor of electronic products. It is therefore a so called downstream user in the sense of REACH. The products we supply to you are solely non-chemical products (goods). Moreover and under normal and reasonably foreseeable circumstances of application, the goods supplied to you shall not release any substance. For that, Trenz Electronic is obliged to neither register nor to provide safety data sheet. According to present knowledge and to best of our knowledge, no SVHC (Substances of Very High Concern) on the Candidate List are contained in our products. Furthermore, we will immediately and unsolicited inform our customers in compliance with REACH - Article 33 if any substance present in our goods (above a concentration of 0,1 % weight by weight) will be classified as SVHC by the European Chemicals Agency (ECHA). #### RoHS Trenz Electronic GmbH herewith declares that all its products are developed, manufactured and distributed RoHS compliant. #### WEEE Information for users within the European Union in accordance with Directive 2002/96/EC of the European Parliament and of the Council of 27 January 2003 on waste electrical and electronic equipment (WEEE). Users of electrical and electronic equipment in private households are required not to dispose of waste electrical and electronic equipment as unsorted municipal waste and to collect such waste electrical and electronic equipment separately. By the 13 August 2005, Member States shall have ensured that systems are set up allowing final holders and distributors to return waste electrical and electronic equipment at least free of charge. Member States shall ensure the availability and accessibility of the necessary collection facilities. Separate collection is the precondition to ensure specific treatment and recycling of waste electrical and electronic equipment and is necessary to achieve the chosen level of protection of human health and the environment in the European Union. Consumers have to actively contribute to the success of such collection and the return of waste electrical and electronic equipment. Presence of hazardous substances in electrical and electronic equipment results in potential effects on the environment and human health. The symbol consisting of the crossed-out wheeled bin indicates separate collection for waste electrical and electronic equipment. Trenz Electronic is registered under WEEE-Reg.-Nr. DE97922676. #### Error rendering macro 'page-info' Ambiguous method overloading for method jdk.proxy279.\$Proxy4022#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence.pages.Page] due to overlapping prototypes between: [interface com. atlassian.confluence.user.ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject]