## **TE0782 TRM**

#### Download PDF version of this document.

#### **Table of Contents**

| - | _           |      |      |
|---|-------------|------|------|
| • | <b>()</b> \ | /erv | ⁄iew |

- Key Features
- Block Diagram
- Main Components
- Initial Delivery State
- Boot Process
- Signals, Interfaces and Pins
  - O Board to Board (B2B) I/Os
  - MGT Lanes
- Board to
  - JTAG Interface
  - System Controller CPLD I/O Pins
  - Default PS MIO MappingGigabit Ethernet

  - USB Interface
  - o I2C Interface
  - Pin Definitions
- On-board Peripherals
  - System Controller CPLD
  - eMMC Flash Memory
  - o DDR3L Memory
  - Quad SPI Flash Memory
  - Gigabit Ethernet PHYs
  - High-speed USB ULPI PHYs
  - MAC Address EEPROMs
  - Configuration EEPROM
  - Programmable Clock Generator
  - Oscillators
  - On-board LEDs
- Power and Power-on Sequence
  - Power Supply
  - Power Consumption
  - Power Distribution Dependencies O Power-On Sequence
  - Power Rails
  - Bank Voltages
- Board to Board Connectors
  - Onnector Mating height
    - Connector Speed Ratings

    - Current RatingConnector Mechanical Ratings
- Variants Currently In Production
- Technical Specifications
  - Absolute Maximum Ratings
  - Recommended Operating Conditions
  - Physical Dimensions
- Revision History
  - Hardware Revision History
  - Document Change History
- Disclaimer
  - Data Privacy
  - Document Warranty
  - Limitation of Liability
  - O Copyright Notice
  - Technology Licenses
  - Environmental Protection
  - REACH, RoHS and WEEE

### Overview

The Trenz Electronic TE0782 is a high-performance, industrial-grade SoM (System on Module) with industrial temperature range based on Xilinx Zynq-7000 SoC (XC7Z035, XC7Z045 or XC7Z100).

These highly integrated modules with an economical price-performance-ratio have a form-factor of 8,5 x 8,5 cm and are available in several versions.

All parts cover at least industrial temperature range of -40°C to +85°C. The module operating temperature range depends on customer design and cooling solution. Please contact us for options and for modified PCB-equipping due increasing cost-performance-ratio and prices for large-scale order.

### **Key Features**

- Xilinx Zynq-7000 XC7Z035, XC7Z045 or XC7Z100 SoC
- Rugged for shock and high vibration
- · Large number of configurable I/Os are provided via rugged high-speed stacking strips
- Dual ARM Cortex-A9 MPCore
  - o 1 GBvte RAM (32-Bit wide DDR3)
  - 32 MByte QSPI Flash memory
  - o 2 x Hi-Speed USB2 ULPI transceiver PHY
  - ° 2 x Gigabit (10/100/1000 Mbps) Ethernet transceiver PHY
  - 4 GByte eMMC (optional up to 64 GByte)
- 2 x MAC-address EEPROMs
- Optional 2x 64 MByte HyperFLASH or 2x 8 MByte HyperRAM (max 2x 32 MByte HyperRAM)
- Temperature compensated RTC (real-time clock)
- Si5338A programmable quad PLL clock generator for GTX transceiver clocks
- Plug-on module with 3 x 160-pin high-speed strips
  - 16 GTX high-performance transceiver
  - 2x GT transceiver clock inputs
  - o 254 FPGA I/O's (125 LVDS pairs)
- On-board high-efficiency switch-mode DC-DC converters
- System management
- eFUSE bit-stream encryption
- AES bit-stream encryption
- Evenly-spread supply pins for good signal integrity
- User LED

Assembly options for cost or performance optimization available upon request.

Additional assembly options are available for cost or performance optimization upon request.

# **Block Diagram**





Figure 1: TE0782-02 block diagram

# **Main Components**





Figure 2: TE0782-02 main components

- 1. Xilinx Zynq-7000 SoC, U1
- 2. Lattice Semiconductor MachXO2 1200HC CPLD, U14
- 3. 4Gbit DDR3L SDRAM, U19
- 4. 4Gbit DDR3L SDRAM, U10
- 5. I2C voltage translator, U25
- 6. Intersil ISL12020MIRZ Real Time Clock, U17
- 7. Microchip USB3320C USB PHY transceiver, U4
- 8. Microchip USB3320C USB PHY transceiver, U8
- 9. SiTime SiT8008 52.000000 MHz oscillator, U7
- 10. 32 MByte QSPI Flash memory, U38
- 11. SiTime SiT8008 33.333333 MHz oscillator, U61
- 12. SI5338A programmable quad PLL clock generator, U2
- 13. SiTime SiT8008 25.000000 MHz oscillator, U3
- **14.** TPS74801 LDO @1.5V, U23 **15.** LT quad 4A PowerSoC DC-DC converter (@1.0V), U13
- 16. LT quad 4A PowerSoC DC-DC converter (@3.3V, @1,8V, @1.2V\_MGT, @1.0V\_MGT), U16
- 17. Samtec ASP-122952-01 160-pin stacking strip (2 rows a 80 positions), J2
- 18. Samtec ASP-122952-01 160-pin stacking strip (2 rows a 80 positions), J3
- 19. Samtec ASP-122952-01 160-pin stacking strip (2 rows a 80 positions), J1
- 20. Marvell Alaska 88E1512 Gigabit Ethernet PHY, 20
- 21. Marvell Alaska 88E1512 Gigabit Ethernet PHY, U18
- 22. Micron Technology 4 GByte eMMC, U15
- 23. Microchip 128Kbit I2C EEPROM, U26
- 24. Microchip 2Kbit I2C MAC EEPROM, U24
- 25. Microchip 2Kbit I2C MAC EEPROM, U22
- 26. TPS51206 DDR reference voltage and termination regulator, U6
- 27. TPS799 LDO @1.8V\_MGT, U5
- 28. SiTime SiT8008 25.000000 MHz oscillator, U11

### **Initial Delivery State**

| Storage device name       | Content                     | Notes                                           |
|---------------------------|-----------------------------|-------------------------------------------------|
| 24LC128-I/ST              | not programmed              | User content                                    |
| 24AA025E48 EEPROM's       | User content not programmed | Valid MAC Address from manufacturer             |
| Si5338A OTP Area          | not programmed              | -                                               |
| eMMC Flash Memory         | Empty, not programmed       | Except serial number programmed by flash vendor |
| SPI Flash OTP Area        | Empty, not programmed       | Except serial number programmed by flash vendor |
| SPI Flash Quad Enable bit | Programmed                  | -                                               |
| SPI Flash main array      | demo design                 | -                                               |
| HyperFlash Memory         | not programmed              | -                                               |
| eFUSE USER                | Not programmed              | -                                               |
| eFUSE Security            | Not programmed              | -                                               |

Table 1: Initial delivery state of programmable devices on the module

### **Boot Process**

4 of the 7 boot mode strapping pins (MIO2 ... MIO8) of the Xilinx Zynq-7000 SoC device are hardware programmed on the board, 3 of them are set by the SC CPLD firmware. The boot strapping pins are evaluated by the Zynq device soon after the 'PS\_POR' signal is deasserted to begin the boot process (see section "Boot Mode Pin Settings" of Xilinx manual UG585).

The TE0782 board is programmed in the SC CPLD firmware to boot initially from the on-board QSPI Flash memory U38. See section Bootmode in the TE0782 SC CPLD reference Wiki page.

The JTAG interface of the module is provided for storing the data to the QSPI Flash memory through the Zynq-7000 device.

# Signals, Interfaces and Pins

### Board to Board (B2B) I/Os

Zynq-7000 SoC's I/O banks signals connected to the B2B connectors:

| Bank | Туре | B2B Connector | I/O Signal Count | Differential | Voltage | Notes            |
|------|------|---------------|------------------|--------------|---------|------------------|
| 10   | HR   | J3            | 44               | 22           | User    | Max voltage 3.3V |
| 11   | HR   | J3            | 40               | 20           | User    | Max voltage 3.3V |
| 12   | HR   | J2            | 40               | 20           | User    | Max voltage 3.3V |
| 13   | HR   | J2            | 40               | 20           | User    | Max voltage 3.3V |
| 33   | HP   | J1            | 48               | 23           | User    | Max voltage 1.8V |
| 34   | HP   | J1            | 42               | 20           | User    | Max voltage 1.8V |

Table 2: General overview of board to board I/O signals

For detailed information about the pin-out, please refer to the Pin-out table.

#### **MGT Lanes**

The Xilinx Zynq-7000 SoC used on the TE0782 module has 16 MGT transceiver lanes. All of them are wired directly to B2B connectors J1 and J3. MGT (Multi Gigabit Transceiver) lane consists of one transmit and one receive (TX/RX) differential pairs, four signals total per one MGT lane with data transmission rates up to 12.5Gb/s per lane (Xilinx GTX transceiver). Following table lists lane number, FPGA bank number, transceiver type, signal schematic name, board-to-board pin connection and FPGA pins connection:

### Board to

| Bank | Туре | Lane | Signal Name                                              | B2B Pin                                                           | FPGA Pin                                                                                           |
|------|------|------|----------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| 109  | GTX  | 0    | • MGT_RX0_P<br>• MGT_RX0_N<br>• MGT_TX0_P<br>• MGT_TX0_N | <ul><li>J3-32</li><li>J3-30</li><li>J3-31</li><li>J3-29</li></ul> | <ul><li>MGTXRXP0_109</li><li>MGTXRXN0_109</li><li>MGTXTXP0_109</li><li>MGTXTXN0_109</li></ul>      |
|      |      | 1    | • MGT_RX1_P<br>• MGT_RX1_N<br>• MGT_TX1_P<br>• MGT_TX1_N | <ul><li>J3-28</li><li>J3-26</li><li>J3-27</li><li>J3-25</li></ul> | <ul> <li>MGTXRXP1_109</li> <li>MGTXRXN1_109</li> <li>MGTXTXP1_109</li> <li>MGTXTXN1_109</li> </ul> |

|     |     | 2 | <ul><li>MGT_RX2_P</li><li>MGT_RX2_N</li><li>MGT_TX2_P</li><li>MGT_TX2_N</li></ul>          | <ul><li>J3-24</li><li>J3-22</li><li>J3-23</li><li>J3-21</li></ul> | <ul><li>MGTXRXP2_109</li><li>MGTXRXN2_109</li><li>MGTXTXP2_109</li><li>MGTXTXN2_109</li></ul> |
|-----|-----|---|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
|     |     | 3 | • MGT_RX3_P<br>• MGT_RX3_N<br>• MGT_TX3_P<br>• MGT_TX3_N                                   | <ul><li>J3-20</li><li>J3-18</li><li>J3-19</li><li>J3-17</li></ul> | <ul><li>MGTXRXP3_109</li><li>MGTXRXN3_109</li><li>MGTXTXP3_109</li><li>MGTXTXN3_109</li></ul> |
| 110 | GTX | 0 | • MGT_RX4_P<br>• MGT_RX4_N<br>• MGT_TX4_P<br>• MGT_TX4_N                                   | <ul><li>J3-16</li><li>J3-14</li><li>J3-15</li><li>J3-13</li></ul> | • MGTXRXP0_110<br>• MGTXRXN0_110<br>• MGTXTXP0_110<br>• MGTXTXN0_110                          |
|     |     | 1 | <ul><li>MGT_RX5_P</li><li>MGT_RX5_N</li><li>MGT_TX5_P</li><li>MGT_TX5_N</li></ul>          | <ul><li>J3-12</li><li>J3-10</li><li>J3-11</li><li>J3-9</li></ul>  | • MGTXRXP1_110<br>• MGTXRXN1_110<br>• MGTXTXP1_110<br>• MGTXTXN1_110                          |
|     |     | 2 | • MGT_RX6_P<br>• MGT_RX6_N<br>• MGT_TX6_P<br>• MGT_TX6_N                                   | <ul><li>J3-8</li><li>J3-6</li><li>J3-7</li><li>J3-5</li></ul>     | <ul><li>MGTXRXP2_110</li><li>MGTXRXN2_110</li><li>MGTXTXP2_110</li><li>MGTXTXN2_110</li></ul> |
|     |     | 3 | • MGT_RX7_P<br>• MGT_RX7_N<br>• MGT_TX7_P<br>• MGT_TX7_N                                   | <ul><li>J3-4</li><li>J3-2</li><li>J3-3</li><li>J3-1</li></ul>     | <ul><li>MGTXRXP3_110</li><li>MGTXRXN3_110</li><li>MGTXTXP3_110</li><li>MGTXTXN3_110</li></ul> |
| 111 | GTX | 0 | • MGT_RX8_P<br>• MGT_RX8_N<br>• MGT_TX8_P<br>• MGT_TX8_N                                   | <ul><li>J1-1</li><li>J1-3</li><li>J1-2</li><li>J1-4</li></ul>     | <ul><li>MGTXRXP0_111</li><li>MGTXRXN0_111</li><li>MGTXTXP0_111</li><li>MGTXTXN0_111</li></ul> |
|     |     | 1 | • MGT_RX9_P<br>• MGT_RX9_N<br>• MGT_TX9_P<br>• MGT_TX9_N                                   | <ul><li>J1-5</li><li>J1-7</li><li>J1-6</li><li>J1-8</li></ul>     | <ul><li>MGTXRXP1_111</li><li>MGTXRXN1_111</li><li>MGTXTXP1_111</li><li>MGTXTXN1_111</li></ul> |
|     |     | 2 | • MGT_RX10_P<br>• MGT_RX10_N<br>• MGT_TX10_P<br>• MGT_TX10_N                               | <ul><li>J1-9</li><li>J1-11</li><li>J1-10</li><li>J1-12</li></ul>  | <ul><li>MGTXRXP2_111</li><li>MGTXRXN2_111</li><li>MGTXTXP2_111</li><li>MGTXTXN2_111</li></ul> |
|     |     | 3 | • MGT_RX11_P<br>• MGT_RX11_N<br>• MGT_TX11_P<br>• MGT_TX11_N                               | <ul><li>J1-13</li><li>J1-15</li><li>J1-14</li><li>J1-16</li></ul> | <ul><li>MGTXRXP3_111</li><li>MGTXRXN3_111</li><li>MGTXTXP3_111</li><li>MGTXTXN3_111</li></ul> |
| 112 | GTX | 0 | <ul> <li>MGT_RX12_P</li> <li>MGT_RX12_N</li> <li>MGT_TX12_P</li> <li>MGT_TX12_N</li> </ul> | <ul><li>J1-17</li><li>J1-19</li><li>J1-18</li><li>J1-20</li></ul> | <ul><li>MGTXRXP0_112</li><li>MGTXRXN0_112</li><li>MGTXTXP0_112</li><li>MGTXTXN0_112</li></ul> |
|     |     |   |                                                                                            |                                                                   |                                                                                               |

| 1 | <ul><li>MGT_RX13_P</li><li>MGT_RX13_N</li><li>MGT_TX13_P</li><li>MGT_TX13_N</li></ul>      | <ul><li>J1-23</li><li>J1-22</li></ul>                             | <ul><li>MGTXRXP1_112</li><li>MGTXRXN1_112</li><li>MGTXTXP1_112</li><li>MGTXTXN1_112</li></ul> |
|---|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| 2 | <ul> <li>MGT_RX14_P</li> <li>MGT_RX14_N</li> <li>MGT_TX14_P</li> <li>MGT_TX14_N</li> </ul> | • J1-27                                                           | <ul><li>MGTXRXP2_112</li><li>MGTXRXN2_112</li><li>MGTXTXP2_112</li><li>MGTXTXN2_112</li></ul> |
| 3 | <ul> <li>MGT_RX15_P</li> <li>MGT_RX15_N</li> <li>MGT_TX15_P</li> <li>MGT_TX15_N</li> </ul> | <ul><li>J1-29</li><li>J1-31</li><li>J1-30</li><li>J1-32</li></ul> | <ul><li>MGTXRXP3_112</li><li>MGTXRXN3_112</li><li>MGTXTXP3_112</li><li>MGTXTXN3_112</li></ul> |

Table 3: MGT lanes

There are 2 clock sources for the GTX transceivers. MGT\_CLK1 and MGT\_CLK4 are connected directly to B2B connector J3 and J1, so the clock can be provided by the carrier board. Clocks MGT\_CLK0, MGT\_CLK3, MGT\_CLK5 and MGT\_CLK6 are provided by the on-board clock generator (U2). As there are no capacitive coupling of the data and clock lines that are connected to the connectors, these may be required on the user's PCB depending on the application.

| Bank | Туре | Clock signal | Source    | FPGA Pin              | Notes                        |
|------|------|--------------|-----------|-----------------------|------------------------------|
| 109  | GTX  | MGT_CLK3_P   | U2, CLK3A | MGTREFCLK1P_109, AF10 | Supplied by on-board Si5338A |
|      |      | MGT_CLK3_N   | U2, CLK3B | MGTREFCLK1N_109, AF9  |                              |
| 110  | GTX  | MGT_CLK0_P   | U2, CLK2A | MGTREFCLK0P_110, AA8  | Supplied by on-board Si5338A |
|      |      | MGT_CLK0_N   | U2, CLK2B | MGTREFCLK0N_110, AA7  |                              |
|      |      | MGT_CLK1_N   | J3-39     | MGTREFCLK1P_110, AC8  | Supplied by B2B connector J3 |
|      |      | MGT_CLK1_P   | J3-37     | MGTREFCLK1N_110, AA7  |                              |
| 111  | GTX  | MGT_CLK4_N   | J1-40     | MGTREFCLK0P_111, U8   | Supplied by B2B connector J1 |
|      |      | MGT_CLK4_P   | J1-38     | MGTREFCLK0N_111, U7   |                              |
|      |      | MGT_CLK5_P   | U2, CLK1A | MGTREFCLK1P_111, W8   | Supplied by on-board Si5338A |
|      |      | MGT_CLK5_N   | U2, CLK1B | MGTREFCLK1N_111, W7   |                              |
| 112  | GTX  | MGT_CLK6_P   | U2, CLK0A | MGTREFCLK0P_112, N8   | Supplied by on-board Si5338A |
|      |      | MGT_CLK6_N   | U2, CLK0B | MGTREFCLK0N_112, N7   |                              |

Table 4: MGT reference clock sources

### **JTAG Interface**

JTAG access to the Xilinx Zynq-7000 is provided through B2B connector J3.

| JTAG Signal | B2B Connector Pin |
|-------------|-------------------|
| TMS         | J3-142            |
| TDI         | J3-147            |
| TDO         | J3-148            |

| TCK | J3-141 |
|-----|--------|
|-----|--------|

Table 5: Zynq JTAG interface signals

JTAG access to the LCMXO2-1200HC System Controller CPLD U14 is provided through B2B connector J3.

| JTAG Signal | B2B Connector Pin |
|-------------|-------------------|
| M_TMS       | J3-82             |
| M_TDI       | J3-87             |
| M_TDO       | J3-88             |
| M_TCK       | J3-81             |

Table 6: System Controller CPLD JTAG interface signals

Pin J3-136 'JTAGENB' of B2B connector J3 is used to access the JTAG interface of the SC CPLD. Set high to program the System Controller CPLD via JTAG interface.

## **System Controller CPLD I/O Pins**

Special purpose pins are connected to System Controller CPLD and have following default configuration:

| Pin Name   | Direction | Function                     | Default Configuration                                            |
|------------|-----------|------------------------------|------------------------------------------------------------------|
| BOOTMODE   | in        | in                           | signal forwarded to MIO9 and currently used as UART RX line      |
| CONFIGX    | in        | out                          | signal forwarded to MIO8 and currently used as UART TX line      |
| RESIN      | in        | nRESET                       | external Board Reset                                             |
| M_TDO      | out       | CPLD JTAG interface          | -                                                                |
| M_TDI      | in        |                              |                                                                  |
| M_TCK      | in        |                              |                                                                  |
| M_TMS      | in        |                              |                                                                  |
| JTAGENB    | in        | enable JTAG                  | pull high for programming SC CPLD firmware                       |
| I2C_SCL    | in / out  | I <sup>2</sup> C data line   | I <sup>2</sup> C bus of board                                    |
| I2C_SDA    | in        | I <sup>2</sup> C clock       |                                                                  |
| CPLD_IO    | in / out  | user GPIO                    | currently not used                                               |
| ETH1_RESET | out       | reset GbE PHY U18            | see current SC CPLD firmware                                     |
| OTG-RST    | out       | reset USB2 PHYs<br>U4 and U8 | see current SC CPLD firmware                                     |
| RTC_INT    | in        | interrupt                    | interrupt from RTC                                               |
| PS_SRST    | out       | Zynq control signal          | reset PS of Zynq-7000 SoC                                        |
| DONE       | in        |                              | PL configuration completed                                       |
| PROG_B     | out       |                              | PL configuration reset signal                                    |
| INIT       | in        |                              | Low active FPGA initialization pin or configuration error signal |
| PS_POR     | out       |                              | PS power-on reset                                                |

| BM0/MIO5              | out      |                              | Bootmode Pins                                                   |
|-----------------------|----------|------------------------------|-----------------------------------------------------------------|
| BM2/MIO4              | out      |                              | currently configured in SC CPLD firmare to boot from QSPI Flash |
| BM3/MIO2              | out      |                              |                                                                 |
| MIO8                  | in       | user MIO pins                | currently used as UART interface                                |
| MIO9                  | out      |                              |                                                                 |
| MMC_RST               | out      | Reset MMC Flash              | see current SC CPLD firmware                                    |
| ETH1-RESET33          | in       | reset GbE PHY U18            | reset signal from Zynq-7000 level shifted to 1.8V               |
| OTG-RST33             | in       | reset USB2 PHYs<br>U4 and U8 | reset signal from Zynq-7000 level shifted to 1.8V               |
| LED1 LED2             | out      | LED status signal            | see current CPLD firmware                                       |
| CPLD_GPIO0 CPLD_GPIO5 | in / out | user GPIO                    | currently not used                                              |
| EN_1V                 | out      | Power control                | enable signal DCDC U13 '1V'                                     |
| PG_1V                 | in       |                              | power good signal DCDC U13 '1V'                                 |
| EN_1.0V_MGT           | out      |                              | enable signal DCDC U16 '1.0V_MGT'                               |
| PG_1.0V_MGT           | in       |                              | power good signal DCDC U16 '1.0V_MGT'                           |
| EN_1.2V_MGT           | out      |                              | enable signal DCDC U16 '1.2V_MGT'                               |
| PG_1.2V_MGT           | in       |                              | power good DCDC U16 '1.2V_MGT'                                  |
| EN_1.8V               | out      |                              | enable signal DCDC U16 '1.8V'                                   |
| PG_1.8V               | in       |                              | power good signal DCDC U16 '1.8V'                               |
| EN_3.3V               | out      |                              | enable signal DCDC U16 '3.3V'                                   |
| PG_3.3V               | in       |                              | power good signal DCDC U16 '3.3V'                               |
| PG_1V5                | in       |                              | power good signal DCDC U23 '1.5V'                               |
|                       |          |                              |                                                                 |

**Table 7:** System Controller CPLD special purpose pins.

See also TE0782 CPLD reference Wiki page.

# **Default PS MIO Mapping**

| MIO | Function            | Connected to                        |
|-----|---------------------|-------------------------------------|
| 0   | USB2 PHYs Reset     | SC CPLD (used as level translator)  |
| 1   | QSPI0               | SPI Flash-CS                        |
| 2   | QSPI0               | SPI Flash-DQ0                       |
| 3   | QSPI0               | SPI Flash-DQ1                       |
| 4   | QSPI0               | SPI Flash-DQ2                       |
| 5   | QSPI0               | SPI Flash-DQ3                       |
| 6   | QSPI0               | SPI Flash-SCK                       |
| 7   | Ethernet PHY1 Reset | SC CPLD (used level translator)     |
| 8   | UART TX             | output, muxed to B2B by the SC CPLD |
| 9   | UART RX             | input, muxed to B2B by the SC CPLD  |
| 10  | SDIO1 D0            | eMMC DAT0                           |

| 11   | SDIO1 CMD | eMMC CMD           |
|------|-----------|--------------------|
| 12   | SDIO1 CLK | eMMC CLK           |
| 13   | SDIO1 D1  | eMMC DAT1          |
| 14   | SDIO1 D2  | eMMC DAT2          |
| 15   | SDIO1 D3  | eMMC DAT3          |
| 1627 | ETH0      | Ethernet RGMII PHY |
| 2839 | USB0      | USB0 ULPI PHY      |
| 4051 | USB1      | USB1 ULPI PHY      |
| 52   | ETH0 MDC  | -                  |
| 53   | ETH0 MDIO | -                  |

Table 8: Zynq PS MIO mapping

# **Gigabit Ethernet**

The TE0782 is equipped with two Marvell Alaska 88E1512 Gigabit Ethernet PHYs (U18 (ETH1) and U20 (ETH2)). The transceiver PHY of ETH1 is connected to the Zynq PS Ethernet GEM0. The I/O Voltage is fixed at 1.8V for HSTL signaling. The reference clock input for both PHYs is supplied from an on board 25MHz oscillator (U11), the 125MHz output clock of both PHYs are connected to Zynq's PL bank 35.

#### ETH1 PHY connection:

| PHY PIN   | Zynq PS / PL     | System Controller CPLD | Notes                                                                 |
|-----------|------------------|------------------------|-----------------------------------------------------------------------|
| MDC/MDIO  | MIO52, MIO53     | -                      | -                                                                     |
| LED0      | Bank 35, Pin B12 | -                      | -                                                                     |
| LED1      | Bank 35, Pin C12 | -                      | -                                                                     |
| Interrupt | Bank 35, Pin A15 | -                      | -                                                                     |
| CONFIG    | Bank 35, Pin F14 | -                      | When pin connected to GND, PHY Address is strapped to 0x00 by default |
| RESETn    | -                | Pin 53                 | ETH1_RESET33 (MIO7) -> SC CPLD -> ETH1_RESET                          |
| RGMII     | MIO16MIO27       |                        | -                                                                     |
| MDI       | -                | -                      | on B2B J2 connector                                                   |

Table 9: General overview of the Gigabit Ethernet1 PHY signals

#### ETH2 PHY connection:

| PHY PIN   | Zynq PS / PL         | System Controller CPLD | Notes                                                                 |
|-----------|----------------------|------------------------|-----------------------------------------------------------------------|
| MDC/MDIO  | Bank 35, Pin C17/B17 | -                      | -                                                                     |
| LED0      | Bank 35, Pin K15     | -                      | -                                                                     |
| LED1      | Bank 35, Pin B16     | -                      | -                                                                     |
| Interrupt | Bank 35, Pin A17     | -                      | -                                                                     |
| CONFIG    | Bank 35, Pin E15     | -                      | When pin connected to GND, PHY Address is strapped to 0x00 by default |
| RESETn    | Bank 35, Pin B15     | -                      | -                                                                     |

| RGMII | Bank 9 | - | -                   |
|-------|--------|---|---------------------|
| MDI   | -      | - | on B2B J2 connector |

Table 10: General overview of the Gigabit Ethernet2 PHY signals

### **USB** Interface

The TE0782 is equipped with two USB PHY's USB3320 from Microchip (U4 (USB0) and U8 (USB1)). The ULPI interface of USB0 is connected to the Zynq PS USB0, ULPI interface of USB1 to Zynq PS USB1. The I/O Voltage is fixed at 1.8V.

The reference clock input of both PHY's is supplied from an on board 52MHz oscillator (U7).

#### **USB0 PHY connection:**

| PHY Pin    | Zynq PS / PL | CPLD        | B2B Connector J2   | Notes                                                                 |
|------------|--------------|-------------|--------------------|-----------------------------------------------------------------------|
| ULPI       | MIO2839      | -           | -                  | Zynq USB0 MIO pins are connected to the PHY                           |
| REFCLK     | -            | -           | -                  | 52MHz from on board oscillator (U7)                                   |
| REFSEL[02] | -            | -           | -                  | 000 GND, select 52MHz reference Clock                                 |
| RESETB     | MIO0         | OTG_RESET33 | -                  | OTG_RESET33 -> SC CPLD -> OTG_RESET                                   |
| CLKOUT     | MIO36        | -           | -                  | Connected to 1.8V selects reference clock operation mode              |
| DP,DM      | -            | -           | USB1_D_P, USB1_D_N | USB Data lines                                                        |
| CPEN       | -            | -           | VBUS1_V_EN         | External USB power switch active high enable signal                   |
| VBUS       | -            | -           | USB1_VBUS          | Connect to USB VBUS via a series resistor. Check reference schematic. |
| ID         | -            | -           | OTG1_ID            | For an A-Device connect to ground, for a B-Device left floating       |

Table 11: General overview of the USB0 PHY signals

#### **USB1 PHY connection:**

| PHY Pin    | Zynq PS / PL | CPLD        | B2B Connector J2   | Notes                                                                 |
|------------|--------------|-------------|--------------------|-----------------------------------------------------------------------|
| ULPI       | MIO4051      | -           | -                  | Zynq USB1 MIO pins are connected to the PHY                           |
| REFCLK     | -            | -           | -                  | 52MHz from on board oscillator (U7)                                   |
| REFSEL[02] | -            | -           | -                  | 000 GND, select 52MHz reference Clock                                 |
| RESETB     | MIO0         | OTG_RESET33 | -                  | OTG_RESET33 -> SC CPLD -> OTG_RESET                                   |
| CLKOUT     | MIO48        | -           | -                  | Connected to 1.8V selects reference clock operation mode              |
| DP,DM      | -            | -           | USB2_D_P, USB2_D_N | USB Data lines                                                        |
| CPEN       | -            | -           | VBUS2_V_EN         | External USB power switch active high enable signal                   |
| VBUS       | -            | -           | USB2_VBUS          | Connect to USB VBUS via a series resistor. Check reference schematic. |
| ID         | -            | -           | OTG2_ID            | For an A-Device connect to ground, for a B-Device left floating       |

Table 12: General overview of the USB1 PHY signals

### **I2C** Interface

The on-board I<sup>2</sup>C components are connected to bank 35 pins L15 (I2C\_SDA) and L14 (I2C\_SCL).

I<sup>2</sup>C addresses for on-board components:

| Device             | IC                    | Designator | I2C-Address | Notes                                   |
|--------------------|-----------------------|------------|-------------|-----------------------------------------|
| EEPROM             | 24LC128-I/ST          | U26        | 0x53        | user data                               |
| EEPROM             | 24AA025E48T-I/OT      | U22        | 0x50        | MAC address EEPROM                      |
| EEPROM             | 24AA025E48T-I/OT      | U24        | 0x51        | MAC address EEPROM                      |
| RTC                | ISL12020MIRZ          | U17        | 0x6F        | Temperature compensated real time clock |
| Battery backed RAM | ISL12020MIRZ          | U17        | 0x57        | Integrated in RTC                       |
| PLL                | SI5338A-B-GMR         | U2         | 0x70        | -                                       |
| SC CPLD            | LCMXO2-1200HC-4TG100I | U14        | user        | -                                       |

**Table 13:** Address table of the I<sup>2</sup>C bus slave devices

#### **Pin Definitions**

Pins with names ending with \_VRN and \_VRP are connected to Zynq PL HP bank special purpose pins VRN/VRP and can be routed to DCI calibration resistors on the baseboard. Otherwise they are usable as general purpose I/Os.

Bank 35 has 100 ohm DCI calibration resistors installed, it is also possible to "borrow" the DCI calibration from bank 35 for banks 34 and 33. For more detailed information about the DCI check Xilinx documentation.

### **On-board Peripherals**

### **System Controller CPLD**

The System Controller CPLD (U14) is provided by Lattice Semiconductor LCMXO2-1200HC (MachXO2 product family). It is the central system management unit with module specific firmware installed to monitor and control various signals of the FPGA, on-board peripherals, I/O interfaces and module as a whole.

See also TE0782 CPLD reference Wiki page.

# eMMC Flash Memory

eMMC Flash memory device (U15) is connected to the Zynq PS MIO bank 500 pins MIO10..MIO15. eMMC chips MTFC4GMVEA-4M IT (Flash NAND-IC 2x 16 Gbit) is used with 4 GByte of memory density.

### **DDR3L Memory**

By default TE0782-02 module has two 16-bit wide IM (Intelligent Memory) IM4G16D3FABG-125I DDR3L SDRAM (DDR3-1600 Speedgrade) chips (U10, U19) arranged into 32-bit wide memory bus providing total of 1 GBytes of on-board RAM.

# **Quad SPI Flash Memory**

Two quad SPI compatible serial bus flash memory for FPGA configuration file storage is provided by Spansion S25FL256SAGBHI20 (U38) with 256 Mbit (32 MByte) memory density. After configuration completes the remaining free memory can be used for application data storage. All four SPI data lines are connected to the FPGA allowing x1, x2 or x4 data bus widths to be used. The maximum data transfer rate depends on the bus width and clock frequency.

# **Gigabit Ethernet PHYs**

On-board Gigabit Ethernet PHYs (U18, U20) are provided by Marvell Alaska 88E1512. The Ethernet PHYs' RGMII interfaces are connected to the Zynq's PS MIO bank 501 and to PL bank 9. I/O voltage is fixed at 1.8V for HSTL signaling. The reference clock input of both PHYs is supplied from an on-board 25.000000 MHz oscillator (U11).

### **High-speed USB ULPI PHYs**

Hi-speed USB ULPI PHYs (U4. U8) are provided with USB3320 from Microchip. The ULPI interfaces are connected to the Zynq PS USB0 and USB1 via MIO28..51, bank 501 (see also section USB interface). The I/O voltage is fixed at 1.8V and PHY reference clock input is supplied from the on-board 52.000000 MHz oscillator (U7).

#### **MAC Address EEPROMs**

Two Microchip 24AA025E48 serial EEPROMs (U22, U24) contain globally unique 48-bit node address, which are compatible with EUI-48(TM) specification. The devices are organized as two blocks of 128 x 8 Kbit memory. One of the blocks stores the 48-bit node address and is write protected, the other block is available for application use. The MAC address EEPROMS areaccessible over I<sup>2</sup>C bus (see also section I<sup>2</sup>C interface).

### **Configuration EEPROM**

The TE0782 board contains one EEPROM (U26) for configuration and general user purposes. The EEPROMs is provided by Microchip 24LC128-I/ST with 128 KBit memory density, the EEPROM is areaccessible over I<sup>2</sup>C bus (see also section I<sup>2</sup>C interface).

### **Programmable Clock Generator**

There is a Silicon Labs I<sup>2</sup>C programmable clock generator Si5338A (U2) chip on-board. It's output frequencies can be programmed using the I<sup>2</sup>C bus address 0x70 or 0x71. Default address is 0x70, IN4/I2C\_LSB pin must be set to high for address 0x71.

A 25.000000 MHz oscillator (U3) is connected to the pin IN3 and is used to generate the output clocks. The output voltage of the oscillator is provided by the 1.8V power rail, thus making output frequency available as soon as 1.8V is present. All 4 of the Si5338 clock outputs are connected to the MGT banks of the Zynq device. It is possible to use the clocks connected to the GTR bank in the user's logic design. This is achieved by instantiating a IBUFDSGTE buffer in the design.

Once running, the frequency and other parameters can be changed by programming the device using the I<sup>2</sup>C bus connected between the FPGA (master) and clock generator (slave). For this, proper I<sup>2</sup>C bus logic has to be implemented in FPGA.

| Signal   | Frequency     | Notes                                                                                    |  |
|----------|---------------|------------------------------------------------------------------------------------------|--|
| IN1/IN2  | user          | External clock signal supply from B2B connector J3, pins J3-38 / J3-40                   |  |
| IN3      | 25.000000 MHz | Fixed input clock signal from reference clock generator SiT8008BI-73-18S-25.000000E (U3) |  |
| IN4      | -             | LSB of the default I <sup>2</sup> C address, wired to ground mean address is 0x70        |  |
| IN5      | -             | Not connected                                                                            |  |
| IN6      | -             | Wired to ground                                                                          |  |
| CLK0 A/B | -             | reference clock 0 of Bank 112 GTX                                                        |  |
| CLK1 A/B | -             | reference clock 1 of Bank 111 GTX                                                        |  |
| CLK2 A/B | -             | reference clock 0 of Bank 110 GTX                                                        |  |
| CLK3 A/B | -             | reference clock 1 of Bank 109 GTX                                                        |  |

Table 14: General overview of the on-board quad clock generator I/O signals

#### **Oscillators**

The module has following reference clock signals provided by on-board oscillators and external source from carrier board:

| Clock Source                     | Schematic Name | Frequency     | Clock Destination                  |
|----------------------------------|----------------|---------------|------------------------------------|
| SiTime SiT8008Al oscillator, U61 | PS_CLK         | 33.333333 MHz | Zynq SoC U1, pin A22               |
| SiTime SiT8008BI oscillator, U21 | -              | 25.000000 MHz | Quad PLL clock generator U2, pin 3 |
| SiTime SiT8008Al oscillator, U7  | -              | 52.000000 MHz | USB2 PHYs U4 and U8, pin 26        |
| SiTime SiT8008BI oscillator, U11 | -              | 25.000000 MHz | GbE PHYs U18 and U20, pin 34       |

Table 15: Reference clock signals

#### **On-board LEDs**

| LED | Color | Connected to                       | Description and Notes                         |
|-----|-------|------------------------------------|-----------------------------------------------|
| D1  | Red   | System Controller CPLD U14, bank 3 | Exact function is defined by SC CPLD firmware |
| D2  | Green | System Controller CPLD U14, bank 3 |                                               |

Table 16: On-board LEDs

## Power and Power-on Sequence

## **Power Supply**

Power supply with minimum current capability of 4A for system startup is recommended.

# **Power Consumption**

| Power Input | Typical Current |
|-------------|-----------------|
| VIN         | TBD*            |
| C3.3V       | TBD*            |

Table 17: Power consumption

\* TBD - To Be Determined soon with reference design setup.



To avoid any damage to the module, check for stabilized on-board voltages should be carried out (i.e. power good and enable signals) before powering up any Zynq's I/O bank voltages VCCO\_x. All I/Os should be tri-stated during power-on sequence.

# **Power Distribution Dependencies**

The Trenz TE0782 SoM is equipped with two quad DC-DC voltage regulators to generate required on-board voltage levels 1V, 3.3V, 1.8V, 1.2V\_MGT, 1V\_MGT. Additional voltage regulators are used to generate voltages 1.5V, VTT, VTTREF and 1.8V\_MGT.

The power supply voltage 'C3.3V' of System Controller CPLD of the SoM have to be externally supplied with 3.3V nominal.

There are following dependencies how the initial voltages of the power rails on the B2B connectors are distributed to the on-board DC-DC converters, which power up further DC-DC converters and the particular on-board voltages:



Figure 3: TE0782-02 Power Distribution Diagram

See also Xilinx datasheet DS191 for additional information. User should also check related base board documentation when intending base board design for TE0782 module.

## **Power-On Sequence**

Power-on sequence is handled by the System Controller CPLD using "Power good"-signals from the voltage regulators:



Figure 4: TE0782-02 Power-on Sequence Diagram

### **Power Rails**

| Power Rail Name on B2B Connector | J1 Pins            | J2 Pins                     | J3 Pins | Direction | Notes                              |
|----------------------------------|--------------------|-----------------------------|---------|-----------|------------------------------------|
| VIN                              | -                  | 165, 166, 167, 168          | -       | Input     | external power supply voltage      |
| C3.3V                            | -                  | 147, 148                    | -       | Input     | external 3.3V power supply voltage |
| 3.3V                             | -                  | 111, 112, 123, 124, 135 136 | -       | Output    | internal 3.3V voltage level        |
|                                  |                    | 169, 170, 171, 172          |         |           |                                    |
| 1.8V                             | 169, 170, 171, 172 | -                           | -       | Output    | internal 1.8V voltage level        |

| VCCIO_10 | -        | -        | 99, 100  | Input | high range I/O bank voltage       |
|----------|----------|----------|----------|-------|-----------------------------------|
| VCCIO_11 | -        | -        | 159, 160 | Input | high range I/O bank voltage       |
| VCCIO_12 | -        | 159, 160 | -        | Input | high range I/O bank voltage       |
| VCCIO_13 | -        | 99, 100  | -        | Input | high range I/O bank voltage       |
| VCCIO_33 | 99, 100  | -        | -        | Input | high performance I/O bank voltage |
| VCCIO_34 | 159, 160 | -        | -        | Input | high performance I/O bank voltage |
| VBAT_IN  | -        | -        | 124      | Input | backup battery voltage            |

Table 18: Module power rails

# **Bank Voltages**

| Bank                  | Schematic Name | Voltage | Range        | Notes                               |
|-----------------------|----------------|---------|--------------|-------------------------------------|
| 0                     | -              | 3.3 V   | -            | FPGA configuration                  |
| 502                   | -              | 1.5 V   | -            | DDR3-RAM port                       |
| 109 / 110 / 111 / 112 | -              | 1.2 V   | -            | MGT                                 |
| 500 / 501             | -              | 3.3 V   | -            | MIO banks                           |
| 9 (HR)                | -              | 1.8 V   | 1.2V to 3.3V | ETH2 RGMII                          |
| 10 (HR)               | VCCIO_10       | user    | 1.2V to 3.3V | -                                   |
| 11 (HR)               | VCCIO_11       | user    | 1.2V to 3.3V | -                                   |
| 12 (HR)               | VCCIO_12       | user    | 1.2V to 3.3V | -                                   |
| 13 (HR)               | VCCIO_13       | user    | 1.2V to 3.3V | -                                   |
| 33 (HP)               | VCCIO_33       | user    | 1.2V to 1.8V | -                                   |
| 34 (HP)               | VCCIO_34       | user    | 1.2V to 1.8V | -                                   |
| 35 (HP)               | -              | 1.8 V   | 1.2V to 1.8V | Hyper-RAM, Ethernet, I <sup>2</sup> |

Table 19: Module I/O bank voltages

See Xilinx Zynq-7000 datasheet DS191 for the voltage ranges allowed.

# **Board to Board Connectors**

8.5 x 8.5 SoMs have three Samtec Q Strip Socket on the bottom side.

- Module use 3 x ASP-122952-01 (QTH-090-01-L-D-A) , (180 pins, "60" per bank)
   Carrier use 3 x ASP-122953-01 (QSH-090-01-F-D-A), (180 pins, "60" per bank)

| Connector Specifications | Value                            |
|--------------------------|----------------------------------|
| Insulator material       | Black Liquid Crystal Polymer     |
| Stacking height          | 5 mm                             |
| Contact material         | Phosphor-bronze                  |
| Plating                  | Au or Sn over 50 μ" (1.27 μm) Ni |

| Current rating              | 2 A per pin (2 pins powered) |
|-----------------------------|------------------------------|
| Operating temperature range | -55 °C to +125 °C            |
| RoHS compliant              | Yes                          |

#### Connector specifications.

#### Connector Mating height

When using the same type on baseboard, the mating height is 5mm. Other mating heights are possible by using connectors with a different height

| Order number | Connector on baseboard | compatible to    | Mating height |
|--------------|------------------------|------------------|---------------|
|              | ASP-122953-01          | QTH-090-01-L-D-A | 5 mm          |
|              | ASP-122952-01          | QSH-090-01-F-D-A | 5 mm          |

#### Connectors.

The module can be manufactured using other connectors upon request.

#### **Connector Speed Ratings**

The Q Strip connector speed rating depends on the stacking height; please see the following table:

| Stacking height     | Speed rating        |
|---------------------|---------------------|
| 5 mm, Single-Ended  | 9.5 GHz             |
| 8 mm, Single-Ended  | 8.5 GHz             |
| 11 mm, Single-Ended | 6 GHz               |
| 16 mm, Single-Ended | 5.5 GHz             |
| 20 mm, Single-Ended | 3.5 GHz             |
| 30 mm, Single-Ended | 3 GHz               |
| 5 mm, Differential  | 10.5 GHz / 25Gbit/s |
| 8 mm, Differential  | 8 GHz               |
| 11 mm, Differential | 5 GHz               |
| 16 mm, Differential | 6 GHz               |
| 20 mm, Differential | 8.5 GHz             |
| 30 mm, Differential | 1.5 GHz             |

#### Speed rating.

#### **Current Rating**

Current rating of Samtec Q Strip Socket B2B connectors is 2A per pin (2 adjacent pins powered).

#### Connector Mechanical Ratings

• Shock: 50 G, 11 ms half Sine

• Vibration: 7.3G random, 2 hours per axis, 3 axes total

#### **Manufacturer Documentation**

| File                                      | Modified                        |
|-------------------------------------------|---------------------------------|
| PDF File qsh.pdf                          | 23 07, 2019 by Pedram Babakhani |
| PDF File qsh-xxx-01-x-d-xx-footprint.pdf  | 24 07, 2019 by Pedram Babakhani |
| PDF File qsh-xxx-01-x-d-xxx-mkt.pdf       | 24 07, 2019 by Pedram Babakhani |
| PDF File qth.pdf                          | 23 07, 2019 by Pedram Babakhani |
| PDF File qth-xxx-xx-x-d-xxx-footprint.pdf | 24 07, 2019 by Pedram Babakhani |
| PDF File qth-xxx-xx-x-d-xxx-mkt.pdf       | 24 07, 2019 by Pedram Babakhani |
| Download All                              |                                 |

# Variants Currently In Production

| Trenz shop TE07 | 82 overview page |
|-----------------|------------------|
| English page    | German page      |

# **Technical Specifications**

# **Absolute Maximum Ratings**

| Parameter                                   | Min   | Max              | Units | Notes                                   |
|---------------------------------------------|-------|------------------|-------|-----------------------------------------|
| VIN supply voltage                          | -0.3  | 15               | V     | LTM4644 datasheet                       |
| C3.3V supply voltage                        | -0.3  | 3.6              | V     | LTM4644 datasheet                       |
| VBAT supply voltage                         | -0.3  | 6                | V     | TPS780180 datasheet                     |
| PS I/O supply voltage, VCCO_PSIO            | -0.5  | 3.6              | V     | Xilinx document DS191                   |
| PS I/O input voltage                        | -0.4  | VCCO_PSIO + 0.55 | V     | Xilinx document DS191                   |
| HP I/O bank supply voltage, VCCO            | -0.5  | 2.0              | V     | Xilinx document DS191                   |
| HP I/O bank input voltage                   | -0.55 | VCCO + 0.55      | V     | Xilinx document DS191                   |
| HR I/O bank supply voltage, VCCO            | -0.5  | 3.6              | V     | Xilinx document DS191                   |
| HR I/O bank input voltage                   | -0.55 | VCCO + 0.55      | V     | Xilinx document DS191                   |
| Reference Voltage pin                       | -0.5  | 2                | V     | Xilinx document DS191                   |
| Differential input voltage                  | -0.4  | 2.625            | V     | Xilinx document DS191                   |
| MGT reference clocks absolute input voltage | -0.5  | 1.32             | V     | Xilinx document DS191                   |
| MGT absolute input voltage                  | -0.5  | 1.26             | V     | Xilinx document DS191                   |
| Voltage on SC CPLD pins                     | -0.5  | 3.75             | V     | Lattice Semiconductor MachXO2 datasheet |
| Storage temperature                         | -40   | +85              | °C    | See eMMC MTFC4GMVEA datasheet           |

Table 20: Module absolute maximum ratings

### **Recommended Operating Conditions**

| Parameter                         | Min   | Max              | Units | Notes                                                          |
|-----------------------------------|-------|------------------|-------|----------------------------------------------------------------|
| VIN supply voltage                | 11.4  | 12.6             | V     | LTM4644 datasheet, 12V nominal                                 |
| C3.3V supply voltage              | 3.3   | 3.465            | V     | LCMXO2-256HC, LTM4644 datasheet                                |
| VBAT supply voltage               | 2.2   | 5.5              | V     | TPS780180 datasheet                                            |
| PS I/O supply voltage, VCCO_PSIO  | 1.710 | 3.465            | V     | Xilinx document DS191                                          |
| PS I/O input voltage              | -0.20 | VCCO_PSIO + 0.20 | V     | Xilinx document DS191                                          |
| HP I/O banks supply voltage, VCCO | 1.14  | 1.89             | V     | Xilinx document DS191                                          |
| HP I/O banks input voltage        | -0.20 | VCCO + 0.20      | V     | Xilinx document DS191                                          |
| HR I/O banks supply voltage, VCCO | 1.14  | 3.465            | V     | Xilinx document DS191                                          |
| HR I/O banks input voltage        | -0.20 | VCCO + 0.20      | V     | Xilinx document DS191                                          |
| Differential input voltage        | -0.2  | 2.625            | V     | Xilinx document DS191                                          |
| Voltage on SC CPLD pins           | -0.3  | 3.6              | V     | Lattice Semiconductor MachXO2 datasheet                        |
| Operating Temperature Range       | -40   | 85               | °C    | Xilinx document DS191, industrial grade Zynq temperarure range |

Table 21: Recommended operating conditions

Module operating temperature range depends also on customer design and cooling solution. Please contact us for options.



See Xilinx datasheet DS191 for more information about absolute maximum and recommended operating ratings for the Zynq-7000 chips.

# **Physical Dimensions**

- Module size: 85 mm x 85 mm. Please download the assembly diagram for exact numbers.
- Mating height with standard connectors: 5 mm
- PCB thickness: 1.7 mm

All dimensions are shown in millimeters.

# Bottom View



Figure 5: Module physical dimensions drawing

# Revision History

# **Hardware Revision History**

| Date       | Revision | Notes                            | PCN Link | Documentation Link |
|------------|----------|----------------------------------|----------|--------------------|
| -          | 02       | current available board revision | -        | TE0782-02          |
| 2015-05-27 | 01       | Prototype only                   | -        | -                  |

Table 22: Hardware revision history table



Figure 6: Module hardware revision number

# **Document Change History**

| Date                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Revision                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Contributors                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Description                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| Error rendering macro 'page-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Error rendering macro 'page-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Error rendering macro 'page-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | • small corrections • linked B2B |
| Ambiguous method overloading for method jdk. proxy241.\$Proxy3496#hasCon tentLevelPermission. Cannot resolve which method to invoke for [null, class java. lang.String, class com. atlassian.confluence.pages. Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java. lang.String, class com. atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core. ContentEntityObject] | Ambiguous method overloading for method jdk. proxy241.\$Proxy3496#hasCon tentLevelPermission. Cannot resolve which method to invoke for [null, class java. lang.String, class com. atlassian.confluence.pages. Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java. lang.String, class com. atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core. ContentEntityObject] | Ambiguous method overloading for method jdk. proxy241.\$Proxy3496#hasCon tentLevelPermission. Cannot resolve which method to invoke for [null, class java. lang.String, class com. atlassian.confluence.pages. Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java. lang.String, class com. atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com. atlassian.confluence.core. ContentEntityObject] |                                  |

| 2018-07-20 | v.33 | John Hartfiel          | <ul><li>small<br/>style<br/>update</li></ul>                                                   |
|------------|------|------------------------|------------------------------------------------------------------------------------------------|
| 2018-07-19 | v.32 | Ali Naseri             | Update<br>TRM to<br>new<br>format<br>and style                                                 |
| 2018-05-15 | v.22 | Ali Naseri             | <ul> <li>corrected<br/>minimum<br/>recomme<br/>nded<br/>VBAT<br/>supply<br/>voltage</li> </ul> |
| 2018-01-31 | v.21 | Ali Naseri             | <ul> <li>updated<br/>Power<br/>section,<br/>added<br/>diagram<br/>ms</li> </ul>                |
| 2017-06-07 | v.19 | Jan Kumann             | Minor<br>formatting                                                                            |
| 2017-05-23 | v.13 | Jan Kumann             | New block diagram     New product images     New physical dimensions drawing                   |
| 2017-01-24 | v.12 | Ali Naseri             | New numbere d pictures describin g main compone nts     Added variants in production           |
| 2016-06-27 | v.10 | Ali Naseri, Jan Kumann | Initial release                                                                                |

all Error rendering macro 'pageinfo' Ambiguous method overloading for method jdk. proxy241.\$Proxy3496#hasCon tentLevelPermission. Cannot resolve which method to invoke for [null, class java. lang.String, class com. atlassian.confluence.pages. Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java. lang.String, class com. atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com. atlassian.confluence.core. ContentEntityObject]

### Disclaimer

### **Data Privacy**

Please also note our data protection declaration at https://www.trenz-electronic.de/en/Data-protection-Privacy

# **Document Warranty**

The material contained in this document is provided "as is" and is subject to being changed at any time without notice. Trenz Electronic does not warrant the accuracy and completeness of the materials in this document. Further, to the maximum extent permitted by applicable law, Trenz Electronic disclaims all warranties, either express or implied, with regard to this document and any information contained herein, including but not limited to the implied warranties of merchantability, fitness for a particular purpose or non infringement of intellectual property. Trenz Electronic shall not be liable for errors or for incidental or consequential damages in connection with the furnishing, use, or performance of this document or of any information contained herein.

# **Limitation of Liability**

In no event will Trenz Electronic, its suppliers, or other third parties mentioned in this document be liable for any damages whatsoever (including, without limitation, those resulting from lost profits, lost data or business interruption) arising out of the use, inability to use, or the results of use of this document, any documents linked to this document, or the materials or information contained at any or all such documents. If your use of the materials or information from this document results in the need for servicing, repair or correction of equipment or data, you assume all costs thereof.

### **Copyright Notice**

No part of this manual may be reproduced in any form or by any means (including electronic storage and retrieval or translation into a foreign language) without prior agreement and written consent from Trenz Electronic.

### **Technology Licenses**

The hardware / firmware / software described in this document are furnished under a license and may be used /modified / copied only in accordance with the terms of such license.

#### **Environmental Protection**

To confront directly with the responsibility toward the environment, the global community and eventually also oneself. Such a resolution should be integral part not only of everybody's life. Also enterprises shall be conscious of their social responsibility and contribute to the preservation of our common living space. That is why Trenz Electronic invests in the protection of our Environment.

### REACH, RoHS and WEEE

#### **REACH**

Trenz Electronic is a manufacturer and a distributor of electronic products. It is therefore a so called downstream user in the sense of REACH. The products we supply to you are solely non-chemical products (goods). Moreover and under normal and reasonably foreseeable circumstances of application, the goods supplied to you shall not release any substance. For that, Trenz Electronic is obliged to neither register nor to provide safety data sheet. According to present knowledge and to best of our knowledge, no SVHC (Substances of Very High Concern) on the Candidate List are contained in our products. Furthermore, we will immediately and unsolicited inform our customers in compliance with REACH - Article 33 if any substance present in our goods (above a concentration of 0,1 % weight by weight) will be classified as SVHC by the European Chemicals Agency (ECHA).

#### **RoHS**

Trenz Electronic GmbH herewith declares that all its products are developed, manufactured and distributed RoHS compliant.

#### WEEE

Information for users within the European Union in accordance with Directive 2002/96/EC of the European Parliament and of the Council of 27 January 2003 on waste electrical and electronic equipment (WEEE).

Users of electrical and electronic equipment in private households are required not to dispose of waste electrical and electronic equipment as unsorted municipal waste and to collect such waste electrical and electronic equipment separately. By the 13 August 2005, Member States shall have ensured that systems are set up allowing final holders and distributors to return waste electrical and electronic equipment at least free of charge. Member States shall ensure the availability and accessibility of the necessary collection facilities. Separate collection is the precondition to ensure specific treatment and recycling of waste electrical and electronic equipment and is necessary to achieve the chosen level of protection of human health and the environment in the European Union. Consumers have to actively contribute to the success of such collection and the return of waste electrical and electronic equipment. Presence of hazardous substances in electrical and electronic equipment results in potential effects on the environment and human health. The symbol consisting of the crossed-out wheeled bin indicates separate collection for waste electrical and electronic equipment.

Trenz Electronic is registered under WEEE-Reg.-Nr. DE97922676.

Error rendering macro 'page-info'

Ambiguous method overloading for method jdk.proxy241.\$Proxy3496#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence.pages.Page] due to overlapping prototypes between: [interface com. atlassian.confluence.user.ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject]

02 Sept 2017