## **TE0701 TRM** #### **Download PDF Version of this document.** #### **Table of Contents** | _ | | | |--------|------|------| | $\sim$ | 10 m | /iew | | | | | - Key Features - Block Diagram - Main Components - Initial Delivery State - Control Signals # Signals, Interfaces and Pins FMC LPC Connector - ARM JTAG Connector - Mini-USB2 B Connector - Micro-USB2 Connector - MMC/SD-Card Socket - RJ45 EthernetMini CameraLink Connector - HDMI Connector - Pmod Connectors #### On-board Peripherals - System Controller CPLD - o FTDI FT2232H - SDIO Port Expander - HDMI Transmitter and Protection Circuit - Configuration DIP-switches - Push Buttons - On-board LEDs - Oscillators #### Power and Power-On Sequence - Power Consumption - Power Distribution Dependencies - Power-On Sequence - Configuring mounted SoM's PL bank VCCO FMC\_VADJ Configuring 12V Power Supply Pin on the CameraLink Connector Summary of VCCIO configuration via jumpers - Power Rails #### Board to Board Connectors - Connector Mating height - Connector Speed Ratings - Current RatingConnector Mechanical Ratings - Manufacturer Documentation - Technical Specifications - Absolute Maximum Ratings - Recommended Operating Conditions - Physical Dimensions - Variants Currently In Production - **Revision History** - Hardware Revision History - Document Change History #### Disclaimer - Data Privacy - Document WarrantyLimitation of Liability - Copyright Notice - Technology Licenses - Environmental Protection - REACH, RoHS and WEEE ### Overview The Trenz Electronic TE0701 Carrier Board is a baseboard for 4 x 5 SoMs, which exposes the module's B2B connector pins to accessible connectors and provides a whole range of on-board components to test and evaluate TE 4 x 5 SoMs. See page "4 x 5 cm carriers" to get information about the SoMs supported by the TE0701 carrier board. Refer to http://trenz.org/te0701-info for the current online version of this manual and other available documentation. ## **Key Features** - Barrel jack for 12V power supply - Overvoltage-, undervoltage- and reversed- supply-voltage-protection - System Controller CPLD Lattice MachXO2 1200HC - ARM JTAG interface connector - Mini Camera Link - RJ45 Gigabit Ethernet MagJack - Low pin count FPGA Mezzanine Card (FMC LPC) connector - USB JTAG and UART interface (FTDI FT2232HQ) with Mini-USB connector - ADV7511 HDMI transmitter with HDMI connector - 8 x red user LEDs - 2 x user push-button - 2 x 4-bit DIP switch for baseboard configuration - Pmod connectors - · Micro SD card socket - Micro-USB interface (device, host or OTG modes) - Trenz Electronic 4 x 5 modules high-speed connector strips (3x Samtec LSHM series connectors) ## **Block Diagram** TE0701-06 block diagram ## **Main Components** TE0701-06 main components - 1. HDMI connector (1.4 HEAC support), J4 - 2. Micro-USB2 connector, J12 - 3. Pmod connector, J5 - 4. Pmod connector, J6 - 4. Pmod connector, J6 5. User push-button ("RESTART" button by default), S2 6. User push-button ("RESET" button by default), S1 7. 8x red user LEDs, D1 ... D8 8. Mini-USB2 connector, J7 9. User 4-bit DIP switch, S3 10. VITA 57.1 compliant LPC FMC connector, J10 11. Barrel jack for 12V power supply, J13 12. APM LTAG connector (DS-5 D-Stream), J15 function - 12. ARM JTAG connector (DS-5 D-Stream), J15, functionality depends on module - 13. User 4-bit DIP switch, S4 - 14. Pmod connector, J1 - 15. RJ45 Gigabit Ethernet connector, J14 - 16. SD Card connector, J8 - **17.** Pmod connector, J2 - 18. Jumper, J18 - 19. Mini CameraLink connector, J3 - 20. CR1220 Backup-Battery holder, B1 21. Trenz Electronic 4 x 5 modules B2B connectors, JB1 ... JB3 - 22. Jumper J16, J17, J21 - 23. Jumper J9, J19, J20 - 24. Analog Devices ADV7511 HDMI Transmitter, U1 - Lattice Semiconductor MachXO2 1200 HC System Controller CPLD, U14 FTDI FT2232H USB2 to JTAG/UART Bridge, U3 ## **Initial Delivery State** | Storage device name | Content | Notes | |-----------------------------------------------|------------------|--------------------------------------------------| | FTDI chip configuration EEPROM U9 (ST M93C66) | Xilinx License | Do not overwrite, see warning in related section | | System Controller CPLD U14 | SC CPLD Firmware | - | Initial delivery state of programmable devices on the board ## **Control Signals** To get started with TE0701 board, some basic control signals are essential and are described in the following table: | Control signal | Switch /<br>Button / LED /<br>Pin | Signal<br>Schematic<br>Names | Connected to | Functionality | Notes | |----------------------------------------------------------|-----------------------------------|------------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SC CPLD JTAG Enable | DIP switch S3-3 | JTAGEN | SC CPLD U14,<br>pin 82 | ON: FPGA JTAG enabled OFF:SC CPLD JTAG enabled, | - | | BOOT MODE | SC CPLD U14,<br>pin 27 | MODE | B2B JB1, pin 31 | Boot Mode for attached module (Flash or SD) | - | | Module Reset | SC CPLD U14,<br>pin 13 | RESIN | B2B JB2, pin 17 | Module Reset | - | | Global Reset input | Push Button S2 | S2 | SC CPLD U14,<br>pin 2 | Manual reset from user | - | | SD Card detection | SD Slot J8, pin 10 | SD_DETECT | SC CPLD U14,<br>pin 40 | Detection Signal for inserted SD Card | Boot mode is set to SD Boot, when SD Card is detected. | | Board status indicators | Red LEDs D1<br>D8 | ULED1 ULED8 | SC CPLD U14,<br>pins<br>78, 77, 76, 16, 69,<br>68, 65, 64 | indicating various board and module status / configuration | Refer to the firmware documentation of the SC CPLD U14 and to the subsection 'LEDs' in section 'On-board Peripherals' for more details and current functionality. | | Board 3.3V power indicator | Green LED D22 | 3V3IN | B2B JB1, pin 14,<br>16 | ON: 3.3V on-board voltage available | - | | FMC_VADJ voltage selection | DIP switches S4-<br>1, S4-2, S4-3 | VID0 VID2 | SC CPLD U14,<br>pins 34, 35, 38 | sets adjustable voltage for FMC connector | - | | I <sup>2</sup> C control / FMC_VADJ<br>voltage selection | DIP switches S3-<br>2, S3-1 | CM0, CM1 | SC CPLD U14,<br>pins 99, 1 | enabling / disabling I <sup>2</sup> C control of<br>board functionalities,<br>sets FMC_VADJ voltage (only 3<br>steps),<br>available to user if FMC_VADJ<br>set by DIP-switch S4 | Refer to the firmware documentation of the SC CPLD U14 and and to the subsection 'DIP switches' in section 'On-board Peripherals' for current functionality and more details. | **TE0701 Control Signals** # Signals, Interfaces and Pins ## **FMC LPC Connector** I/O signals and interfaces connected to the FPGA SoCs I/O bank and FMC connector J10: | FMC Connector J2 Pins and Interfaces | I/O Signal<br>Count | LVDS-pairs count | Connected to | VCCIO<br>voltage | Notes | |--------------------------------------|---------------------|------------------|----------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------| | I/O | 34 | 17 | B2B JB1 connector | FMC_VADJ /<br>3V3_FMC | pins usable as single ended I/O's and LVDS pairs | | | 34 | 17 | B2B JB2 connector | FMC_VADJ /<br>3V3_FMC | | | I <sup>2</sup> C | 2 | - | SC CPLD U14, pin 8, | - | FMC I <sup>2</sup> C Geographical Address pins GA0 and GA1 set to GND. | | JTAG | 4 | - | SC CPLD U14, pin 4, 7, 9, 12 | 3.3V | - | | Clock Input | - | 2 | B2B JB1 connector | - | 2x bidirectional reference clock inputs | | Control Signals | 2 | - | SC CPLD U14, pin<br>20, 28 | - | 'PG_C2M', 'FMC_PRSNT' | | Reference voltage (FMC_VREF) | 1 | - | B2B JB1 connector,<br>pin 85, 97<br>B2B JB2 connector,<br>pin 37, 93 | - | FMC sets thresholds of attached module's reference voltage (VREF pins). | FMC connector J10 interface ### **ARM JTAG Connector** The TE0701 baseboard offers the ARM JTAG 20-pin connector (2.54mm pitch). It can be used in standard JTAG or Serial Wire Debug (SWD) mode. The following table contains the ARM JTAG connector pinout: | Connector J15 pin | Schematic Name | Connected to | Notes | |-------------------|----------------|-----------------|------------------------------| | 1, VTREF | FMC_VADJ | DCDC U18 | Voltage Target Reference | | 2, not connected | - | - | - | | 3, NTRST | X0 | B2B JB1, pin 32 | active low Test Reset | | 4, GND | - | - | - | | 5, TDI | X1 | B2B JB1, pin 34 | Test Data In | | 6, GND | - | - | - | | 7, TMS / SWDIO | X2 | B2B JB1, pin 36 | Test Mode Select | | 8, GND | - | - | - | | 9, TCK / SWCLK | Х3 | B2B JB1, pin 38 | Test Clock | | 10, GND | - | - | - | | 11, RTCK | X4 | B2B JB1, pin 42 | Return Test Clock | | 12, GND | - | - | - | | 13, TDO / SWO | X5 | B2B JB1, pin 44 | Test Data Out | | 14, not connected | - | - | - | | 15, sRST | X6 | B2B JB1, pin 99 | active low System Test Reset | | 16, not connected | - | - | - | | 17, not connected | - | - | - | | 18, GND | - | - | - | | 19, not connected | - | - | - | | 20, GND | - | - | - | |---------|---|---|---| | | | | | ARM JTAG connector signals and pins #### Mini-USB2 B Connector Mini-USB2 interface provides access to UART and JTAG functions via FTDI FT2232 chip. The signals are forwarded to the B2B connectors via SC CPLD U14. 4 additional I/O's connected to the SC CPLD are available to the user. JTAG access to the System Controller CPLD and attached module is provided via mini-USB JTAG interface J7 (FTDI FT2232H) and controlled by DIP switch S3-3. The JTAG port of the System Controller CPLD is enabled by setting switch S3-3 JTAGEN to the OFF position. JTAG/UART interface #### **Micro-USB2 Connector** The TE0701 carrier board can be configured as a USB host. Hence, it must provide from 5.25V to 4.75V to the board side of the downstream connection (micro-USB port on J12). To provide sufficient power, a TPS2051 power distribution switch is located on the carrier board in between the 5V power supply and the VBUS signal of the USB downstream port interface. If the output load exceeds the current-limit threshold, the TPS2051 limits the output current and pulls the over-current logic output (OC\_n) low, which is routed to the on-board CPLD. The TPS2051 is put into operation by setting J19 CLOSED. J20 provides an extra 200µF decoupling capacitor (in addition to 10µF) to further stabilize the output signal. Moreover, a series terminating resistor of either 10K (J9: 1-2, 3) or 1K (J9: 1, 2-3) is selectable on the "USB-VBUS" signal. Both signals, USB-VBUS and VBUS\_V\_EN (that enables the TPS2051 on "high") are routed (as well as the corresponding D+/- data lines) via the on-board connector directly to the USB 2.0 high-speed transceiver PHY of the mounted SoM. In summary, the default jumper settings are the following: J9: 1-2, 3 (10K series terminating resistor); J19: CLOSED (TPS2051 in operation); J20: CLOSED (200 µF added). TE0701 MicroUSB2 interface configuration #### **MMC/SD-Card Socket** MMC/SD-Card socket is not directly wired to the B2B connector pins, but through a Texas Instruments TXS02612 SDIO Port Expander, which is needed for voltage translation due to different voltage levels of the Micro SD Card and MIO-bank of the Xilinx Zynq module. The Micro SD Card has 3.3V signal voltage level, but the MIO-bank on the Xilinx Zynq module has VCCIO of 1.8V. With SD\_SEL signal connected to the Texas Instruments TXS02612 SDIO Port Expander user can choose which port is accessible. Port B0 of SDIO Port Expander is connected to the Micro SD Card connector and B1 is connected to the Pmod J2 connector. SEL\_SD signal can be controlled by the System Controller CPLD firmware. | Connector J8 pin | Signal Schematic Name | Muxed to signal on Port Expander | Connected to | Notes | |------------------|-----------------------|----------------------------------|---------------------|---------------| | 1, DAT3 | DAT3/CS | SD_DAT3 | B2B JB1, pin 18 | - | | 2, CMD | CMD/MOSI | SD_CMD | B2B JB1, pin 26 | - | | 5, CLK | S_CLK | SD_CLK | B2B JB1, pin 28 | - | | 7, DAT0 | DAT0/MISO | SD_DAT0 | B2B JB1, pin 24 | - | | 8, DAT1 | DAT1 | SD_DAT1 | B2B JB1, pin 22 | - | | 9, DAT2 | DAT2 | SD_DAT2 | B2B JB1, pin 20 | - | | 10, CD | SD_DETECT | - | SC CPLD U14, pin 40 | Card Detect | | 11, WP | SD_WP | - | SC CPLD U14, pin 41 | Write Protect | SD/MMC Card socket signals and pins #### **RJ45 - Ethernet** The TE0701 Carrier Board has a RJ45 Gigabit Ethernet MagJack (J14) with two LEDs. On-board Ethernet MagJack J14 pins are routed to B2B connector JB1 via MDI. The center tap of the magnetics is not connected to module's B2B connector. PHY LEDs are not connected directly to the module's B2B connectors as the 4 x 5 module have no dedicated PHY LED pins assigned. PHY LEDs are connected to the TE0701 System Controller CPLD and can be routed to some of the module's I/O pins with firmware. See documentation of the TE0701 System Controller CPLD to get information of the function of the PHY LEDs. | RJ45 MagJack J14 pin | Signal Schematic Name | Connected to | Notes | |----------------------|-----------------------|---------------------|--------| | LED1 | PHY_LED1 | SC CPLD U14, pin 42 | Yellow | | LED2 | PHY_LED2 | SC CPLD U14, pin 43 | Green | | PHY_MDI | PHY_MDI0_P | B2B JB1, pin 3 | - | | | PHY_MDI0_N | B2B JB1, pin 5 | - | | | PHY_MDI1_P | B2B JB1, pin 9 | - | | | PHY_MDI1_N | B2B JB1, pin 11 | - | | | PHY_MDI2_P | B2B JB1, pin 15 | - | | | PHY_MDI2_N | B2B JB1, pin 17 | - | | | PHY_MDI3_P | B2B JB1, pin 21 | - | | | PHY_MDI3_N | B2B JB1, pin 23 | - | RJ45 Ethernet MagJack signals and pins #### **Mini CameraLink Connector** The TE0701 board provides the high speed CameraLink interface for visual input. The CameraLink is connected with 11 LVDS-pairs to the B2B connectors JB2 and JB3 which create data receive and control lanes. | CameraLink J3 pin | Signal Schematic Name | Connected to | Notes | |-------------------|-----------------------|--------------------------------|---------------------------------------| | Pin 20, 7 | CL_TC_P / CL_TC_N | B2B JB2, Pin 12, 14 | Communication lanes | | Pin 6, 19 | CL_TFG_P / CL_TFG_N | B2B JB2, Pin 16, 18 | | | Pin 9, 22 | CL_CLK_P / CL_CLK_N | B2B JB3, Pin 31, 33 | Data clock | | Pin 18, 5 | CL_CC1_P / CL_CC1_N | B2B JB3, Pin 26, 28 | Control lanes | | Pin 17, 4 | CL_CC2_P / CL_CC2_N | B2B JB3, Pin 20, 22 | | | Pin 16, 3 | CL_CC3_P / CL_CC3_N | B2B JB3, Pin 14, 16 | | | Pin 15, 2 | CL_CC4_P / CL_CC4_N | B2B JB3, Pin 8, 10 | | | Pin 12, 25 | CL_X0_P / CL_X0_N | B2B JB3, Pin 25, 27 | Data lanes | | Pin 11, 24 | CL_X1_P / CL_X1_N | B2B JB3, Pin 19, 21 | | | Pin 10, 23 | CL_X2_P / CL_X2_N | B2B JB3, Pin 13, 15 | | | Pin 8, 21 | CL_X3_P / CL_X3_N | B2B JB3, Pin 7, 9 | | | Pin 1, 23 | 12V0_CL | 12V Main Power supply (12V_LC) | filtered and protected supply voltage | Mini CameraLink singals and pins #### **HDMI Connector** The TE0701 board provides a HDMI interface routed to the B2B connectors of the the Zynq module. The HDMI interface is created by the HDMI transmitter ADV7511 provided by Analog Devices. The HDMI transmitter is incorporated in conjunction with the HDMI protection circuit TI TPD12S016 for more signal robustness. | HDMI connector J4 pin | Signal Schematic Name | Connected to | Notes | |-----------------------|-------------------------|---------------------------------|-------------------------------------------------------------------------| | Pin 1, 3 | HDMI_TX2_P / HDMI_TX2_N | HDMI transmitter, Pin 43, 42 | also connected to HDMI protection circuit | | Pin 4, 6 | HDMI_TX1_P / HDMI_TX1_N | HDMI transmitter, Pin 40, 29 | also connected to HDMI protection circuit | | Pin 7, 9 | HDMI_TX0_P / HDMI_TX0_N | HDMI transmitter, Pin 36, 35 | also connected to HDMI protection circuit | | Pin 10, 12 | HDMI_TXC_P / HDMI_TXC_N | HDMI transmitter, Pin 33, 32 | also connected to HDMI protection circuit | | Pin 13 | CEC_B | HDMI transmitter, Pin 48 | HDMI CEC, wired through HDMI protection circuit | | Pin 15 | SCL_B | HDMI transmitter, Pin 53 | HDMI I <sup>2</sup> C clock line, wired through HDMI protection circuit | | Pin 16 | SDA_B | HDMI transmitter, Pin 54 | HDMI I <sup>2</sup> C data line, wired through HDMI protection circuit | | Pin 19 | HPD_B | HDMI transmitter, Pin 30 | Hot Plug Detect, wired through HDMI protection circuit | | Pin 18 | 5V_HDMI | HDMI protection circuit, Pin 13 | 5V supply voltage, wired through HDMI protection circuit | HDMI connector signals and pins ### **Pmod Connectors** The TE0701 board offers 4 Pmod (2x6 pins, SMT, right angle) connectors which provides as a standard modular interface I/O pins and MGT lanes for use with extension modules. The connectors support single ended and differential signaling as the I/O's are routed from the B2B connectors of the attached module as LVDS-pairs to the Pmod connectors. Following table gives an overview of the Pmod connectors and the signals routed to the attached module and to the System Controller CPLD U14: | Pmod connector J1 pin | Signal Schematic Name | Connected to | Notes | |-----------------------|-----------------------|-------------------------------------------------|---------------------------------------------| | 1 | MIO0 | B2B connector JB1, pin 88; DIP switch S3-4 | - | | 2 | MIO9 | B2B connector JB1, pin 92 | - | | 3 | MIO14 | B2B connector JB1, pin 91; SC CPLD U14, pin 37 | - | | 4 | MIO15 | B2B connector JB1, pin 86; SC CPLD U14, pin 18 | - | | 7 | MIO13 | B2B connector JB1, pin 98; SC CPLD U14, pin 30 | - | | 8 | MIO10 | B2B connector JB1, pin 96; SC CPLD U14, pin 29 | - | | 9 | MIO11 | B2B connector JB1, pin 94; SC CPLD U14, pin 19 | - | | 10 | MIO12 | B2B connector JB1, pin 100; SC CPLD U14, pin 36 | - | | Pmod connector J2 pin | Signal Schematic Name | Connected to | Notes | | 1 | PX3 | SDIO Port Expander U2, pin 10 | muxed to signal 'SD_DAT3' (B2B JB1, pin 18) | | 2 | PX4 | SDIO Port Expander U2, pin 12 | muxed to signal 'SD_CMD' (B2B JB1, pin 26) | | 3 | PX0 | SDIO Port Expander U2, pin 14 | muxed to signal 'SD_DAT0' (B2B JB1, pin 24) | | 4 | PX5 | SDIO Port Expander U2, pin 13 | muxed to signal 'SD_CLK' (B2B JB1, pin 28) | | 7 | PX1 | SDIO Port Expander U2, pin 15 | muxed to signal 'SD_DAT1' (B2B JB1, pin 22) | | 8 | PX2 | SDIO Port Expander U2, pin 8 | muxed to signal 'SD_DAT2' (B2B JB1, pin 20) | | 9 | PX6 | SC CPLD U14, pin 49 | - | | 10 | PX7 | SC CPLD U14, pin 48 | - | | Pmod connector J5 pin | Signal Schematic Name | Connected to | Notes | | 1 | PA1_P | B2B connector JB2, pin 27 | usable as LVDS pair | | 2 | PA1_N | B2B connector JB2, pin 25 | | |-----------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | 3 | PA2_P | B2B connector JB2, pin 26 | usable as LVDS pair | | 4 | PA2_N | B2B connector JB2, pin 28 | | | 7 | PA0_P | B2B connector JB2, pin 23 | usable as LVDS pair | | 8 | PA0_N | B2B connector JB2, pin 21 | | | 9 | PA3_P | B2B connector JB2, pin 22 | usable as LVDS pair | | 10 | PA3_N | B2B connector JB2, pin 24 | | | Pmod connector J6 pin | Signal Schematic Name | Connected to | Notes | | | | | | | 1 | PB2_N | B2B connector JB2, pin 51 | usable as LVDS pair | | 1 2 | PB2_N<br>PB2_P | B2B connector JB2, pin 51 B2B connector JB2, pin 53 | usable as LVDS pair | | 1<br>2<br>3 | _ | | usable as LVDS pair usable as LVDS pair | | | PB2_P | B2B connector JB2, pin 53 | · | | 3 | PB2_P<br>PB0_N | B2B connector JB2, pin 53 B2B connector JB2, pin 33 | · | | 3 | PB2_P PB0_N PB0_P | B2B connector JB2, pin 53 B2B connector JB2, pin 33 B2B connector JB2, pin 31 | usable as LVDS pair | | 3<br>4<br>7 | PB2_P PB0_N PB0_P PB3_N | B2B connector JB2, pin 53 B2B connector JB2, pin 33 B2B connector JB2, pin 31 B2B connector JB2, pin 47 | usable as LVDS pair | | 3<br>4<br>7<br>8 | PB2_P PB0_N PB0_P PB3_N PB3_P | B2B connector JB2, pin 53 B2B connector JB2, pin 33 B2B connector JB2, pin 31 B2B connector JB2, pin 47 B2B connector JB2, pin 45 | usable as LVDS pair usable as LVDS pair | Pmod connectors pin description J5 and J6 are incompatible with dual PMODs, because they have different PMOD connector offset and variable (different) VCCIO voltage. ## **On-board Peripherals** ## **System Controller CPLD** The System Controller CPLD (U14) is provided by Lattice Semiconductor LCMXO2-1200HC (MachXO2 Product Family). The SC-CPLD is the central system management unit where essential control signals are logically linked by the implemented logic in CPLD firmware, which generates output signals to control the system, the on-board peripherals and the interfaces. Interfaces like JTAG / UART and I<sup>2</sup>C between the on-board peripherals and the attached module are by-passed, forwarded and controlled by the System Controller CPLD. Other tasks of the System Controller CPLD are the monitoring of the power-on sequence and the programming state of the attached module. For detailed information, refer to the firmware documentation of the SC CPLD. Table below lists the SC CPLD I/O signals and pins: | SC CPLD U14 Pins and Interfaces | Connected to | Function | Notes | |---------------------------------|------------------|----------------------|-------| | FMC_TMS | FMC J10, pin D31 | FMC JTAG | - | | FMC_TDI | FMC J10, pin D29 | | | | FMC_TDO | FMC J10, pin D30 | | | | FMC_TCK | FMC J10, pin D33 | | | | FMC_SDA | FMC J10, pin C31 | FMC I <sup>2</sup> C | - | | FMC_SCL | FMC J10, pin C30 | | | | PG_C2M | FMC J10, pin D1 | FMC control signals | - | | FMC_PRSNT | FMC J10, pin H2 | | | | EN_FMC | DC-DC U18, Load switch Q1 | FMC power control signals | - | |---------|---------------------------------------|-----------------------------------------------------------------------------|------------------------------------| | POK FMC | DC-DC U18 | | | | S1 | Pushbutton S1 | available to user | - | | S2 | Pushbutton S2 | Global Reset in standard configuration | - | | M_TDO | FTDI chip, pin 14 (ADBUS2) | SC CPLD JTAG interface activated | - | | M_TDI | FTDI chip, pin 13 (ADBUS1) | if DIP switch S3-3 in OFF-position. | | | M_TCK | FTDI chip, pin 12 (ADBUS0) | Attached module JTAG interface activated if DIP switch S3-3 in ON-position. | | | M_TMS | FTDI chip, pin 15 (ADBUS3) | , , , , , , , , , , , , , , , , , , , , | | | JTAGEN | DIP switch S3-3 | | | | C_TMS | B2B JB2, pin 94 | Forwarded JTAG signals from FTDI chip, | JTAG signals | | C_TCK | B2B JB2, pin 100 | if DIP switch S3-3 in ON-position. | buffered with<br>ICs U4, U6,U7, U8 | | C_TDO | B2B JB2, pin 98 | | | | C_TDI | B2B JB2, pin 96 | | | | ADBUS4 | FTDI chip, pin 17 | FIFO / GPIO's available to user | - | | ADBUS7 | FTDI chip, pin 20 | | | | ACBUS4 | FTDI chip, pin 26 | | | | ACBUS5 | FTDI chip, pin 27 | | | | BDBUS0 | FTDI chip, pin 32 | UART TX from FTDI (forwarded to MIO14) | UART signals connected | | BDBUS1 | FTDI chip, pin 33 | UART RX to FTDI (forwarded from MIO15) | to attached module | | EN1 | B2B JB1, pin 27 | SoM control signals, functionalities depend | - | | NOSEQ | B2B JB1, pin 8 | also on attached SoM's SC CPLD firmware. | | | PGOOD | B2B JB1, pin 29 | | | | RESIN | B2B JB2, pin 17 | | | | MODE | B2B JB1, pin 31 | | | | ULED1 | Red LED D1 | USER LEDs, refer to the current firmware documentation of the SC CPLD. | - | | ULED2 | Red LED D2 | documentation of the SC CFLD. | | | ULED3 | Red LED D3 | | | | ULED4 | Red LED D4 | | | | ULED5 | Red LED D5 | | | | ULED6 | Red LED D6 | | | | ULED7 | Red LED D7 | | | | ULED8 | Red LED D8 | | | | Y0 | B2B JB2, pin 42 | User I/O's between SC CPLD U14 and attached module | - | | Y1 | B2B JB2, pin 44 | attached module | | | Y2 | B2B JB2, pin 90 | | | | Y3 | B2B JB2, pin 91 | | | | Y4 | B2B JB2, pin 99 | | | | Y5 | B2B JB2, pin 35 | | | | Y6 | B2B JB1, pin 87 | | | | X6 | B2B JB1, pin 99; ARM JTAG J15, pin 15 | ARM JTAG sRST (active low System Test Reset) | - | | PHY_LED1 | RJ45 connector J14 | Current indicating function depends on SC CPLD firmware. | - | | |---------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--| | PHY_LED2 | | CO OF ED IIIIIWAIC. | | | | SEL_SD | SDIO port expander U2 | Control signal to select Port B0 or B1. | - | | | SD_DETECT | SD/MMC Card socket J8, pin 10 | Card Detect signal | - | | | SD_WP | SD/MMC Card socket J8, pin 11 | Write Protect signal | | | | HDMI_SCL | HDMI Transmitter U1, pin 55 | HDMI transmitter 2-wire serial bus | - | | | HDMI_SDA | HDMI Transmitter U1, pin 56 | | | | | HDMI_SPDIFOUT | HDMI Transmitter U1, pin 46 | Unidirectional HDMI S/PDIF lines | - | | | HDMI_SPDIF | HDMI Transmitter U1, pin 10 | | | | | СМО | DIP switch S3-2 | Set FMC_VADJ "S3-1 S3-2: FMC_VADJ": | DIP switch S4-1, S4-2 and S4-3 | | | CM1 | DIP switch S3-1 | OFF OFF : 1.8V<br>OFF ON : 2.5V<br>ON OFF : 2.2V<br>ON ON : I2C control enabled | have to be set to OFF if use DIP switches S3-1 and S3-2. | | | CM2 | DIP switch S4-4 | depends on current SC CPLD firmware | - | | | VID0 | DC-DC U18, pin 34; DIP switch S4-1 | set bit pattern as "VID2 VID1 VID0: | SC CPLD settings will | | | VID1 | DC-DC U18, pin 33; DIP switch S4-2 | FMC_VADJ": | be overridden by DIP switch S4, if one of them is set to | | | VID2 | DC-DC U18, pin 32; DIP switch S4-3 | 0 0 0 : 3.3V<br>0 0 1: 2.5V<br>0 1 0: 1.8V<br>0 1 1: 1.5V<br>1 0 0: 1.25V<br>1 0 1: 1.2V<br>1 1 0: 0.8V (not supported as VCCIO standard)<br>1 1 1: Reserved | one (OFF-position). | | | USB_OC | USB-VBUS Load Switch U11, pin 5 | Indicates current threshold of USB devices exceeded. | low active logic | | | MIO10 | B2B JB1, pin 96; Pmod J1, pin 8 | User I/O's between SC CPLD U14, attached | - | | | MIO11 | B2B JB1, pin 94; Pmod J1, pin 9 | module and Pmod connector J1. | | | | MIO12 | B2B JB1, pin 100; Pmod J1, pin 10 | | | | | MIO13 | B2B JB1, pin 98; Pmod J1, pin 7 | | | | | MIO14 | B2B JB1, pin 91; Pmod J1, pin 3 | UART interface in standard SC CPLD firmware, | | | | MIO15 | B2B JB1, pin 86; Pmod J1, pin 4 | else<br>user I/O's. | | | | PX6 | Pmod J2, pin 9 | User I/O's of SC CPLD U14 | - | | | PX7 | Pmod J2, pin 10 | 1 | | | | VCCIO0 | 3V3IN | VCCIO SC CPLD bank 0 | - | | | VCCIO1 | VIOTB | VCCIO SC CPLD bank 1 | adjustable voltage, see section 'Power' | | | VCCIO2 | 3V3IN | VCCIO SC CPLD bank 2 | - | | | VCCIO3 | 3V3IN | VCCIO SC CPLD bank 3 | - | | System Controller CPLD I/O pins ## FTDI FT2232H The TE0701 board is equipped with the FTDI FT2232H USB2 to JTAG/UART adapter controller connected to the Mini-USB2 B connector J7 to provide JTA G and UART access to the attached module or to the SC CPLD U14 (switchable over DIP switch S3-3). There is also a 256-byte configuration EEPROM U9 (93AA56BT) wired to the FT2232H chip via Microwire bus which holds pre-programmed license code to support Xilinx programming tools. Refer to the FTDI datasheet to get information about the capacity of the FT2232H chip. Do not access the FT2232H EEPROM using FTDI programming tools, doing so will erase normally invisible user EEPROM content and invalidate stored Xilinx JTAG license. Without this license the on-board JTAG will not be accessible any more with any Xilinx tools. Software tools from FTDI website do not warn or ask for confirmation before erasing user EEPROM content. Channel A of the FTDI chip is configured as JTAG interface (MPSSE) connected to the SC CPLD U14, the JTAG signals are forwarded to the JTAG interface of the attached module if DIP switch S3-3 is in ON-position. Channel B can be used as UART interface routed to the SC CPLD U14 and is available for other user-specific purposes. | FT2232H U3 Pin | Signal Schematic Name | Connected to | Notes | |----------------|-----------------------|--------------------------------------|-----------------------------| | Pin 12, ADBUS0 | M_TCK | SC CPLD U14, pin 91 | JTAG interface | | Pin 13, ADBUS1 | M_TDI | SC CPLD U14, pin 94 | | | Pin 14, ADBUS2 | M_TDO | SC CPLD U14, pin 95 | | | Pin 15, ADBUS3 | M_TMS | SC CPLD U14, pin 90 | | | Pin 20, ADBUS7 | ADBUS7 | SC CPLD U14, pin 97 | UART and | | Pin 26, ACBUS4 | ACBUS4 | SC CPLD U14, pin 96 | user configurable<br>GPIO's | | Pin 27, ACBUS5 | ACBUS5 | SC CPLD U14, pin 88 | | | Pin 32, BDBUS0 | BDBUS0 | SC CPLD U14, pin 87 | | | Pin 33, BDBUS1 | BDBUS1 | SC CPLD U14, pin 86 | | | Pin 40, BDBUS7 | JTAGEN | DIP switch S3-3; SC CPLD U14, pin 82 | Control line | #### FT2232H interface connections ## **SDIO Port Expander** The TE0701 carrier board is equipped with the Texas Instruments TXS02612 SDIO Port Expander, which connected the SDIO port of the attached module either to the SD/MMC Card socket J8 or Pmod J1. The SD IO port expander fullfills also a voltage translation between the ports A with bank voltage VCCO 'VIOB' and the ports B0 and B1 with VCCIO '3.3 VOUT'. | TI TXS02612 U2 Port A Pins and Signals | Connected to | TI TXS02612 U2 Port B0 and B1 Pins and Signals | Connected to | Notes | |----------------------------------------|--------------------|------------------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | Pin 6, 'SD_DAT0' | B2B JB1, pin<br>24 | Pin 18, 'DAT0/MISO', Port B0 | SD/MMC Socket J8,<br>pin 7 | The SD IO port expander connects the signals of Port A | | | | Pin 14, 'PX0', Port B1 | Pmod J2, pin 3 | to Port B0 or B1 depending on the state of the control line | | Pin 7, 'SD_DAT1' | B2B JB1, pin<br>22 | Pin 16, 'DAT1', Port B0 | SD/MMC Socket J8,<br>pin 8 | 'SEL_SD' (pin 24), connected to SC<br>CPLD<br>U14, pin 39.<br>When 'SEL_SD' is low, port B0 is<br>selected,<br>when 'SEL_SD' is high, port B1 is | | | | Pin 15, 'PX1', Port B1 | Pmod J2, pin 7 | | | Pin 1, 'SD_DAT2' | B2B JB1, pin<br>20 | Pin 23, 'DAT2', Port B0 | SD/MMC Socket J8,<br>pin 9 | | | | | Pin 8, 'PX2', Port B1 | Pmod J2, pin 8 | selected. | | Pin 3, 'SD_DAT3' | B2B JB1, pin<br>18 | Pin 22, 'DAT3/CS', Port B0 | SD/MMC Socket J8,<br>pin 1 | | | | | Pin 10, 'PX3', Port B1 | Pmod J2, pin 1 | 1 | | Pin 4, 'SD_CMD' | B2B JB1, pin<br>26 | Pin 20, 'CMD/MOSI', Port B0 | SD/MMC Socket J8,<br>pin 2 | |-----------------|--------------------|-----------------------------|----------------------------| | | | Pin 12, 'PX4', Port B1 | Pmod J2, pin 2 | | Pin 9, 'SD_CLK' | B2B JB1, pin<br>28 | Pin 19, 'SCLK', Port B0 | SD/MMC Socket J8,<br>pin 5 | | | | Pin 13, 'PX5', Port B1 | Pmod J2, pin 4 | TI TXS02612 interface description ### **HDMI Transmitter and Protection Circuit** The TE0701 board is equipped with the HDMI transmitter chip ADV7511KSTZ U1 provided by Analog Devices. The HDMI transmitter chip is incorporated in conjunction with the HDMI protection circuit TPD12S016 by Texas Instruments. Attached Zynq modules can output a HDMI video signal to the on-board HDMI connector J4 with CEC, S/PDIF, HPD and 2-wire serial bus functionalities. Following pins and signals are assigned between the HDMI transmitter chip U1, the B2B connectors and the SC CPLD U14: | AD ADV7511KSTZ U1 Pins and Signals Connected to | | Protection Circuit U10 | Notes | |-------------------------------------------------|--------------------------------------|----------------------------------|-------------------------------------------------------------------| | 'HDMI_D0' 'HDMI_D11', Pin 85 96 | B2B JB3 | - | - | | 'HDMI_TXC_N, HDMI_TXC_P, Pin 32, 33 | HDMI J4, pin 12, 10 | ESD protection | - | | 'HDMI_TX0_N, HDMI_TX0_P, Pin 35, 36 | HDMI J4, pin 9, 7 | ESD protection | - | | 'HDMI_TX1_N, HDMI_TX1_P, Pin 39, 40 | HDMI J4, pin 6, 4 | ESD protection | - | | 'HDMI_TX2_N, HDMI_TX2_P, Pin 42, 43 | HDMI J4, pin 3, 1 | ESD protection | - | | 'HDMI_VS', Pin 2 | B2B JB3, pin 60 | - | - | | 'HDMI_HS', Pin 98 | B2B JB3, pin 58 | - | - | | 'HDMI_CLK', Pin 79 | B2B JB3, pin 59 | - | - | | 'HDMI_DE', Pin 97 | B2B JB3, pin 57 | - | - | | 'HPD_A', Pin 30 | HDMI J4, pin 19 | signal pass-thru | level shifted signal ('HPD_B') to 5V | | 'CEC_A', Pin 48 | HDMI J4, pin 13 | signal pass-thru | level shifted signal ('CEC_B') to 5V | | 'CEC_CLK', Pin 50 | B2B JB2, pin 38 | - | - | | 'SCL_A', Pin 53 | HDMI J4, pin 15 | signal pass-thru | level shifted signal ('SCL_B') to 5V | | 'SDA_A', Pin 54 | HDMI J4, pin 16 | signal pass-thru | level shifted signal ('SDA_B') to 5V | | 'HDMI_SCL', Pin 55 | B2B JB2, pin 13, SC CPLD U14, pin 47 | - | I <sup>2</sup> C bus lines also used | | 'HDMI_SDA', Pin 56 | B2B JB2, pin 15; SC CPLD U14, pin 45 | - | for I2C control (if activated) of SC CPLD U14 functions | | 'HDMI_INT', Pin 45 | B2B JB2, pin 32 | - | - | | 'HDMI_SPDIF', Pin 10 | SC CPLD U14, pin 15 | - | - | | 'HDMI_SPDIFOUT', Pin 46 | SC CPLD U14, pin 14 | - | - | | TPD12S016 U10 Control Signals | Connected to | Functionality | Notes | | LS_OE | B2B JB2, pin 36 | enable Level Shifter (1.8V 5.0V) | Both signals must be | | CT_HPD | B2B JB2, pin 34 | enable Load Switch for HPD | HIGH level for full functionality of HDMI Protection Circuit U10. | HDMI transmitter signals and interface ## **Configuration DIP-switches** There are two 4-bit DIP-witches S3 and S4 present on the TE0701 board to configure options and set parameters. The following table describes the functionalities of the particular switches. | DIP-<br>switch S3 | Signal Schematic<br>Name | Connected to | Functionality | Notes | |-------------------|--------------------------|------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S3-1 | CM1 | SC CPLD U14, pin 1 | Set FMC_VADJ "S3-1 S3-2: | DIP switch S4-1, S4-2 and S4-3 | | \$3-2 | СМО | SC CPLD U14, pin 99 | - FMC_VADJ": OFF OFF: 1.8V OFF ON: 2.5V ON OFF: 2.2V ON ON: I2C control enable | have to be set to OFF if use DIP switches S3-1 and S3-2. | | S3-3 | JTAGEN | SC CPLD U14, pin 82 | Positions: ON: enables JTAG interface of module OFF: enables JTAG interface of SC CPLD U14 | JTAG interface accessible through FTDI chip with Mini-<br>USB2 B<br>connector J7 | | S3-4 | MIO0 | Pmod J1, pin 1; B2B JB1,<br>pin 88 | depends on attached module | - | | DIP-<br>switch S4 | Signal Schematic<br>Name | Connected to | Functionality | Notes | | S4-1 | VID0 | SC CPLD U14, pin 34 | set 3bit code to adjust FMC_VADJ | The FMC_VADJ voltage is provided by DCDC U8 | | S4-2 | VID1 | SC CPLD U14, pin 35 | voltage | EN5335QI, | | S4-3 | VID2 | SC CPLD U14, pin 38 | | Set DIP-switches as bit pattern "S4-3 S4-2 S4-1: FMC_VADJ": ON ON ON : 3.3V ON ON OFF: 2.5V ON OFF ON : 1.8V ON OFF OFF: 1.5V OFF ON ON : 1.25V OFF ON OFF: 1.2V OFF ON OFF: 1.2V OFF OFF ON : 0.8V (not supported as VCCIO standard) OFF OFF OFF: activate I2C control of some SC CPLD functions | | S4-4 | CM2 | SC CPLD U14, pin 51 | depends on current SC CPLD firmware | - | DIP-switches functionality description #### **Push Buttons** There are two push buttons available to the user connected to the SC CPLD U14: | Button | Connected to | Function | Notes | |--------|--------------------|----------------------------------------------------|-------| | S1 | SC CPLD U14, pin 3 | User button, function depends on SC CPLD firmware. | - | | S2 | SC CPLD U14, pin 2 | Global Reset of attached module | - | #### **On-board Push Buttons** Note: Functionality depends also on CPLD Firmware: TE0701 CPLD ## **On-board LEDs** The TE0701 board is equipped with several LEDs to indicate states and activities. | LED | Color | Connected to | Description and Notes | |-----|-------|---------------------|---------------------------------------------------------------| | D22 | green | 3.3VIN | indicates available 3.3V voltage level of attached module | | D1 | red | SC CPLD U14, pin 78 | functionality depends on the current firmware of the SC CPLD, | | D2 | red | SC CPLD U14, pin 77 | refer to the documentation. | | D3 | red | SC CPLD U14, pin 76 | | | D4 | red | SC CPLD U14, pin 16 | | | D5 | red | SC CPLD U14, pin 69 | | | D6 | red | SC CPLD U14, pin 68 | | | D7 | red | SC CPLD U14, pin 65 | | | D8 | red | SC CPLD U14, pin 64 | | On-board LEDs description ### **Oscillators** The TE0701 board is equipped with one oscillator which provide reference clock signal to the FTDI chip: | Clock Source | Signal Schematic Name | Frequency | Clock Input Destination | |----------------------------------|-----------------------|---------------|-------------------------------------| | SiTime SiT8008AI oscillator, U20 | OSCI | 12.000000 MHz | USB2 to JTAG/UART adapter U3, pin 3 | On-board oscillators # Power and Power-On Sequence ## **Power Consumption** Power supply with minimum current capability of 3A at 12V for system startup is recommended. ## **Power Distribution Dependencies** Power Distribution ## **Power-On Sequence** The on-board voltages 3.3V and 5.0V of the carrier board will be powered up simultaneously when 12V power supply is connected to the barrel jack J10. The on-board voltages 1.8V and 2.5V will be enabled when module's 3.3V voltage level has become stable and 3.3VOUT is available on the B2B connector JB2 pins 9 and 11. The PL IO-bank supply voltage FMC\_VADJ will be available after the output of the 5.0V DC-DC converter is active and the pin EN\_FMC of the System Controller CPLD U14 is asserted. Power Sequency # Configuring mounted SoM's PL bank VCCO FMC\_VADJ On the TE0701 carrier board different VCCIO configurations can be chosen by 7 jumpers and one dedicated 4-bit DIP-switch S4. Settings of the jumpers and the DIP-switch S4 are explained below. The baseboard supply voltages for the PL IO-banks VCCO of the SoM are selectable by the jumpers J16, J17 and J21. The DIP-switch S4 sets the adjustable baseboard supply-voltage FMC\_VADJ. Following table below describes switch S4 settings for different FMC\_VADJ voltages. | S4-1 | S4-2 | S4-3 | FMC_VADJ Value | |------|------|------|---------------------------------------------------------------------------------------------------------------------------| | ON | ON | ON | 3.3V | | OFF | ON | ON | 2.5V | | ON | OFF | ON | 1.8V | | OFF | OFF | ON | 1.5V | | ON | ON | OFF | 1.25V | | OFF | OFF | OFF | Attention: Set VADJ to S3-M1 and S3-M2 control, read TE0701 System Controller CPLD description, before this mode is used! | Configuring FMC\_VADJ There is also option to select fixed voltage of FMC\_VADJ with the configuration of the 8-bit control register of the I<sup>2</sup>C-to-GPIO-module of the System Controller CPLD U14. Switch S4 is also routed to the System Controller CPLD, hence the VCCIO configuration can be registered by the SC CPLD. Switch S4-4 is not dedicated for FMC\_VADJ setting, the function of this switch depends on the System Controller CPLD firmware. The supply-voltage FMC\_VADJ is user programmable via $I^2C$ . Configuration of the adjustable voltage FMC\_VADJ is done over dedicated $I^2C$ bus (lines HDMI\_SCL and HDMI\_SDA). A control byte has to be sent to the 8-bit control register of the $I^2C$ -to-GPIO module of the System Controller CPLD. This modules $I^2C$ address is 0x22. To enable FMC\_VADJ on TE0701, bit 7 of the control register should be set to 1. Note that the $I^2C$ bus is shared with the $I^2C$ interface of the HDMI Controller. For detailed information how to set the voltage FMC\_VADJ via I<sup>2</sup>C, please refer to the documentation of the TE0701 System Controller CPLD. #### Configuring 12V Power Supply Pin on the CameraLink Connector 12V power supply can be connected to pin 26 of the CameraLink by closing J18. However, this option is disabled by default (J18: OPEN). ### **Summary of VCCIO configuration via jumpers** There are two baseboard supply voltages VIOTA and VIOTB connected to the 4 x 5 SoM's PL IO-bank. The supply-voltages have following pin assignments on B2B-connectors: | Baseboard supply voltages | TE0701 B2B connector-<br>pins | Standard 4 x 5 SoM's VCCO pins on B2B connectors | Connected with (Pull-up, VCCIO) | |---------------------------|-------------------------------|--------------------------------------------------|--------------------------------------------| | VIOTA | JB2-2, JB2-4, JB2-6 | VCCIOB (JM2-1, JM2-3) / VCCIOC (JM2-5) | HDMI_SCL, HDMI_SDA, HDMI_INT, J5<br>VCCIO | | VIOTB | JB1-10, JB1-12, JB2-8, JB2-10 | VCCIOA (JM1-9, JM1-11) / VCCIOD (JM2-7, JM2-9) | VCCIO1 (System Controller CPLD pin 55, 73) | Baseboard supply-voltages VIOTA and VIOTB **Note**: The corresponding PL IO-voltage supply voltages of the 4 x 5 SoM to the selectable baseboard voltages VIOTA and VIOTB are depending on the mounted 4 x 5 SoM and varying in order of the used model. Refer to SoM's schematics for more information about the specific pin assignment on module's B2B-connectors regarding PL IO-bank supply voltages and to the 4 x 5 Module integration Guide for VCCIO voltage options. Following table shows baseboard supply voltages versus the available voltage levels, which can be configured via jumpers. Notation: 'Jx: 1-2, 3' means pins 1 and 2 are closed, pin 3 is open. 'Jx: 1, 2-3' means pins 2 and 3 are closed, pin 1 is open. | Voltage Levels | VIOTA | VIOTB | USB-VBUS | 12V0_CL | |----------------|---------------------------------|-------------------------------------------------------|----------|---------| | 3V3 | J17: <b>1-2</b> , 3 & J16: open | J17: <b>1-2</b> , 3 & J16: open & J21: <b>1-2</b> , 3 | - | - | | 2V5 | J17: 1, 2-3 & J16: open | J17: 1, <b>2-3</b> & J16: open & J21: <b>1-2</b> , 3 | - | - | | FMC_VADJ | J17: open & J16: 1-2 | J21: 1, <b>2-3</b> | - | - | | 5V0 intern | - | - | J9: <b>1-2</b> , 3 & J19: <b>1-2</b> | - | |-------------|---|---|------------------------------------------------------------|-----------------| | | | | (J20: <b>1-2</b> : additional decoupling-capacitor 200 μF) | | | VBUS extern | - | - | J9: 1, <b>2-3</b> & J19: open | - | | 12V_LC | - | - | - | J18: <b>1-2</b> | Configuration of baseboard supply-voltages via jumpers VCCIO jumper pin location (PCB-REV06), top view Take care of the VCCO voltage ranges of the particular PL IO-banks (HR, HP) of the mounted SoM, otherwise damages may occur to the FPGA. Therefore, refer to the TRM of the mounted SoM to get the specific information of the voltage ranges. It is recommended to set and measure the PL IO-bank supply-voltages before mounting of TE $4 \times 5$ module to avoid failures and damages to the functionality of the mounted SoM. ## **Power Rails** | Module Connector (B2B) Designator | VCC / VCCIO | Direction | Pins | Notes | |-----------------------------------|-------------|-----------|---------|----------------------------| | JB1 | 5V0 | Out | 2, 4, 6 | 5.0V module supply voltage | | | 3.3VIN | Out | 14, 16 | 3.3V module supply voltage | | | VIOTB | Out | 10, 12 | PL IO-bank VCCO | | | VIOB | In | 40 | 1.8V module output voltage | | JB2 | 3.3VOUT | In | 9, 11 | 3.3V module output voltage | | | 5V0 | Out | 1, 3, 5, 7 | 5.0V module supply voltage | |-----|----------|-----|------------|-----------------------------| | | VIOTA | Out | 2, 4, 6 | PL IO-bank VCCO | | | VIOTB | Out | 8, 10 | PL IO-bank VCCO | | | VCCJTAG | In | 92 | 3.3V JTAG reference voltage | | JB3 | USB-VBUS | Out | 56 | USB Host supply voltage | Power pin description of B2B Module Connector | FMC Designator | VCC / VCCIO | Direction | Pins | Notes | |----------------|-------------|-----------|------------------------|----------------------| | J10 | 12V_LC | In | Pin C35, C37 | - | | | 3V3_FMC | In | Pin D36, D38, D40, C39 | - | | | 3.3VOUT | In | Pin D32 | - | | | FMC_VADJ | Out | Pin G39, H40 | adjustable FMC VCCIO | Power pin description of FMC connector | PMOD Designator | VCC / VCCIO | Direction | Pins | Notes | |-----------------|-------------|-----------|-----------|-------| | J1 | 3.3VOUT | Out | Pin 6, 12 | - | | J2 | 3.3VOUT | Out | Pin 6, 12 | - | | J5 | VIOTA | Out | Pin 6, 12 | - | | J6 | FMC_VADJ | Out | Pin 6, 12 | - | Power pin description of Pmod connectors | Main Power Jack Designator | VCC / VCCIO | Direction | Pins | Notes | |----------------------------|-------------|-----------|------|------------------------------| | J13 | 12VIN | In | 1 | - | | B1 | VBAT | In | + | CR1220 Battery Holder (3.0V) | Power pin description of main power supply connectors | Peripheral Socket Designator | VCC / VCCIO | Direction | Pins | Notes | |------------------------------|-------------|-----------|-------|---------------------------------------------------------| | J15 | FMC_VADJ | In | 1 | ARM JTAG reference voltage VTREF | | J3 | 12V0_CL | In | 1, 26 | 12V CameraLink power supply voltaghe | | J7 | VBUS | In | 1 | USB2.0 device mode USB VBUS | | J4 | 5V_HDMI | Out | 18 | 5V HDMI supply voltage from HDMI Protection Circuit U10 | | J8 | 3.3VOUT | Out | 4 | MicroSD Card Socket | | J12 | USB-VBUS | In / Out | 1 | Direction depends on USB2 mode (OTG, Host, Device mode) | Power pin description of peripherals' connectors | Jumper / Header Designator | VCC / VCCIO | Direction | Pins | Notes | |----------------------------|-------------|-----------|---------|-------------------------------------| | J17 | VIOTA | In | 2 | - | | | 3.3VVOUT | Out | 1 | - | | | 2V5 | Out | 3 | - | | J21 | VIOTA | In | 1 | - | | | VIOTB | In | 2 | - | | | FMC_VADJ | Out | 3 | - | | J16 | FMC_VADJ | Out | 2 | - | | | VIOTA | In | 1 | - | | J18 | 12V_LC | Out | 1 | - | | | 12V0_CL | In | 2 | - | | J6 | VCCIOC | In | 2, 4, 6 | - | | | M1.8VOUT | Out | 1 | - | | J9 | USB-VBUS | In | 2 | - | | | VBUS | Out | 3 | 1K13 serial resistor | | | VBUS | Out | 1 | 10K serial resistor | | J19 | 5.0V | Out | 1 | 5.0V from USB-VBUS load switch U11 | | | VBUS | In | 2 | - | | J20 | 5.0V | In | 1 | USB-VBUS voltage stabilization with | | | 5.0V | Out | 2 | additional 200µF capacitance. | Power Pin description of VCCIO selection jumpers ### **Board to Board Connectors** These connectors are hermaphroditic. Odd pin numbers on the module are connected to even pin numbers on the baseboard and vice versa. 4 x 5 modules use two or three Samtec Razor Beam LSHM connectors on the bottom side. - 2 x REF-189016-02 (compatible to LSHM-150-04.0-L-DV-A-S-K-TR), (100 pins, "50" per row) 1 x REF-189017-02 (compatible to LSHM-130-04.0-L-DV-A-S-K-TR), (60 pins, "30" per row) (depending on module) #### Connector Mating height When using the same type on baseboard, the mating height is 8mm. Other mating heights are possible by using connectors with a different height | Order number | Connector on baseboard | compatible to | Mating height | |--------------|-----------------------------|-----------------------------|---------------| | 23836 | REF-189016-01 | LSHM-150-02.5-L-DV-A-S-K-TR | 6.5 mm | | | LSHM-150-03.0-L-DV-A-S-K-TR | LSHM-150-03.0-L-DV-A-S-K-TR | 7.0 mm | | 23838 | REF-189016-02 | LSHM-150-04.0-L-DV-A-S-K-TR | 8.0 mm | | | LSHM-150-06.0-L-DV-A-S-K-TR | LSHM-150-06.0-L-DV-A-S-K-TR | 10.0mm | |-------|-----------------------------|-----------------------------|--------| | 26125 | REF-189017-01 | LSHM-130-02.5-L-DV-A-S-K-TR | 6.5 mm | | | LSHM-130-03.0-L-DV-A-S-K-TR | LSHM-130-03.0-L-DV-A-S-K-TR | 7.0 mm | | 24903 | REF-189017-02 | LSHM-130-04.0-L-DV-A-S-K-TR | 8.0 mm | | | LSHM-130-06.0-L-DV-A-S-K-TR | LSHM-130-06.0-L-DV-A-S-K-TR | 10.0mm | #### Connectors. The module can be manufactured using other connectors upon request. #### **Connector Speed Ratings** The LSHM connector speed rating depends on the stacking height; please see the following table: | Stacking height | Speed rating | |---------------------|--------------------| | 12 mm, Single-Ended | 7.5 GHz / 15 Gbps | | 12 mm, Differential | 6.5 GHz / 13 Gbps | | 5 mm, Single-Ended | 11.5 GHz / 23 Gbps | | 5 mm, Differential | 7.0 GHz / 14 Gbps | #### Speed rating. #### **Current Rating** Current rating of Samtec Razor Beam™ LSHM B2B connectors is 2.0A per pin (2 adjacent pins powered). #### Connector Mechanical Ratings - Shock: 100G, 6 ms SineVibration: 7.5G random, 2 hours per axis, 3 axes total #### Manufacturer Documentation | File | Modified | |----------------------------------------------------------------------------------------------|-------------------------------| | PDF File hsc-report_lshm-lshm-05mm_web.pdf High speed test report | 07 04, 2016 by Thorsten Trenz | | PDF File lshm_dv.pdf LSHM catalog page | 07 04, 2016 by Thorsten Trenz | | PDF File LSHM-1XX-XX.X-X-DV-A-X-X-TR-FOOTPRINT(1).pdf Recommended layout and stencil drawing | 07 04, 2016 by Thorsten Trenz | | PDF File LSHM-1XX-XX.X-XX-DV-A-X-X-TR-MKT.pdf Technical drawing | 07 04, 2016 by Thorsten Trenz | | PDF File REF-189016-01.pdf Technical Drawing | 07 04, 2016 by Thorsten Trenz | | PDF File REF-189016-02.pdf Technical Drawing | 07 04, 2016 by Thorsten Trenz | | PDF File REF-189017-01.pdf Technical Drawing | 07 04, 2016 by Thorsten Trenz | | PDF File REF-189017-02.pdf Technical Drawing | 07 04, 2016 by Thorsten Trenz | | PDF File TC09232523_report_Rev_2_qua.pdf Design qualification test report | 07 04, 2016 by Thorsten Trenz | # **Technical Specifications** ## **Absolute Maximum Ratings** | Parameter | Min | Max | Units | Notes | |------------------------------------|------|------|-------|---------------------------------------------------| | VIN supply voltage | 11.4 | 12.6 | V | ANSI/VITA 57.1 FPGA Mezzanine Card (FMC) standard | | I/O input voltage for SC CPLD U114 | -0.5 | 3.75 | V | Lattice MachXO2 Family datasheet | | Voltage on TXS02612RTWR pins | -0.5 | 3.8 | V | TI TXS02612RTWR data sheet | | Storage temperature | -40 | 100 | °C | LED's SML-P11MTT86 data sheet | Module absolute maximum ratings # **Recommended Operating Conditions** | Parameter | Min | Max | Units | Notes | |----------------------------------------|------|------|-------|----------------------------------| | VIN supply voltage | 11.4 | 12.6 | V | - | | I/O input voltage for SC CPLD U14 | -0.3 | 3.6 | V | Lattice MachXO2 Family datasheet | | Voltage on TXS02612RTWR pins | 0 | 3.3 | V | TI TXS02612RTWR data sheet | | Operating Temperature Range 1), 2), 3) | 0 | 70 | °C | - | #### **Recommended Operating Conditions** - 1) Temperature range may vary depending on assembly options - 2) The operating temperature range of the onboard peripherals are a junction and also ambient operating temperature ranges - 3) The relevant operating temperature range of the overall system is also determined by the operating temperature range of the attached module. # **Physical Dimensions** Physical dimensions drawing # Variants Currently In Production | Trenz shop TE0701 overview page | | |---------------------------------|-------------| | English page | German page | **Trenz Electronic Shop Overview** # **Revision History** # **Hardware Revision History** | Date | Revision | Notes | PCN | Documentation link | |------|----------|-------------------------------------------------------------------|--------------|--------------------| | - | 06 | Additional Jumper J16 and switch S4 for setting voltage FMC_VADJ. | PCN-20161128 | TE0701-06 | | - | 05 | Improved manufacturing | - | TE0701-05 | | - | 04 | - | - | TE0701-04 | | - | 03 | Changed DC/DC converters | - | TE0701-03 | | - | 02 | Prototype | - | TE0701-02 | | - | 01 | Prototype | - | TE0701-01 | **Hardware Revision History** **Hardware Revision Number** Hardware revision number is printed on the PCB board next to the module model number separated by the dash. # **Document Change History** | Date | Revision | Authors | Description | | |------|----------|---------|-------------|--| | | | | | | #### Error rendering macro 'pageinfo' Ambiguous method overloading for method jdk. proxy279.\$Proxy4022#hasCon tentLevelPermission. Cannot resolve which method to invoke for [null, class java. lang.String, class com. atlassian.confluence.pages. Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java. lang.String, class com. atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core. ContentEntityObject] # Error rendering macro 'pageinfo' Ambiguous method overloading for method jdk. proxy279.\$Proxy4022#hasCon tentLevelPermission. Cannot resolve which method to invoke for [null, class java. lang.String, class com. atlassian.confluence.pages. Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java. lang.String, class com. atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com. atlassian.confluence.core. ContentEntityObject] #### Error rendering macro 'pageinfo' Ambiguous method overloading for method jdk. proxy279.\$Proxy4022#hasCon tentLevelPermission. Cannot resolve which method to invoke for [null, class java. lang.String, class com. atlassian.confluence.pages. Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java. lang.String, class com. atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com. atlassian.confluence.core. ContentEntityObject] orrectur JTAGEN descriptio n for CPLD /Modul access | 2020-08-19 | v.80 | John Hartfiel | Correcte d USB J9 description Typos update Button description Note for J15 | |------------|------|---------------|----------------------------------------------------------------------------| | 2019-01-11 | v.73 | John Hartfiel | correctio n temperat ure range | | 2018-10-22 | v.72 | Ali Naseri | <ul> <li>General<br/>TRM<br/>revision<br/>and<br/>updated<br/>to new<br/>style</li> </ul> | |------------|------|---------------|-------------------------------------------------------------------------------------------| | 2018-06-13 | v.66 | Ali Naseri | <ul> <li>updated<br/>Power-<br/>on<br/>sequence<br/>diagram</li> </ul> | | 2018-01-12 | v.62 | John Hartfiel | <ul> <li>Dual<br/>PMOD<br/>note</li> </ul> | | 2017-11-09 | v.60 | John Hartfiel | add B2B connecto r section | | 2017-08-15 | v.59 | John Hartfiel | Add<br>VCCIO<br>Jumper<br>Pin<br>location. Updated<br>VADJ<br>descriptio<br>n. | | 2017-08-14 | v.58 | John Hartfiel | Descripti<br>on<br>correctio<br>n. | | 2017-05-25 | v.56 | Jan Kumann | <ul> <li>New<br/>physical<br/>dimensions<br/>drawing<br/>of the<br/>board.</li> </ul> | | 2017-05-16 | v.51 | Jan Kumann | A few overall improve ments and corrections, new block diagram. | | 2017-04-11 | | Ali Naseri | <ul><li>added<br/>block<br/>diagram</li></ul> | |------------|------|------------|--------------------------------------------------------------------------------------------------------------------------------| | 2017-02-15 | v.45 | Ali Naseri | added<br>warning<br>concernin<br>g the<br>use of<br>FTDI<br>tools | | 2017-02-15 | v.40 | Ali Naseri | <ul> <li>added<br/>power-<br/>on<br/>sequence<br/>diagram</li> </ul> | | 2017-01-19 | v.35 | Ali Naseri | correction of table 3 (switch-positions to adjust FMC_VADJ) inserted hint to set and measure the PLIO-bank supply-voltages | | 2017-01-13 | v.20 | Ali Naseri | added section for baseboar d supply voltage configuration | | 2016-11-29 | v.10 | Ali Naseri | TRM update due to new revision 06 of the carrier board. | | 2016-11-28 | V.4 | Ali Naseri | TRM adjustme nt to the newest revision (05) of TE0701 Carrier Board. | |------------|-----|----------------|----------------------------------------------------------------------| | 2014-02-18 | 0.2 | Sven-Ole Voigt | • TE0701-<br>03<br>(REV3)<br>updated | | 2014-01-05 | 0.1 | Sven-Ole Voigt | • Initial release | **Document change history** #### Disclaimer #### **Data Privacy** Please also note our data protection declaration at https://www.trenz-electronic.de/en/Data-protection-Privacy ## **Document Warranty** The material contained in this document is provided "as is" and is subject to being changed at any time without notice. Trenz Electronic does not warrant the accuracy and completeness of the materials in this document. Further, to the maximum extent permitted by applicable law, Trenz Electronic disclaims all warranties, either express or implied, with regard to this document and any information contained herein, including but not limited to the implied warranties of merchantability, fitness for a particular purpose or non infringement of intellectual property. Trenz Electronic shall not be liable for errors or for incidental or consequential damages in connection with the furnishing, use, or performance of this document or of any information contained herein. ## **Limitation of Liability** In no event will Trenz Electronic, its suppliers, or other third parties mentioned in this document be liable for any damages whatsoever (including, without limitation, those resulting from lost profits, lost data or business interruption) arising out of the use, inability to use, or the results of use of this document, any documents linked to this document, or the materials or information contained at any or all such documents. If your use of the materials or information from this document results in the need for servicing, repair or correction of equipment or data, you assume all costs thereof. ## **Copyright Notice** No part of this manual may be reproduced in any form or by any means (including electronic storage and retrieval or translation into a foreign language) without prior agreement and written consent from Trenz Electronic. ## **Technology Licenses** The hardware / firmware / software described in this document are furnished under a license and may be used /modified / copied only in accordance with the terms of such license. #### **Environmental Protection** To confront directly with the responsibility toward the environment, the global community and eventually also oneself. Such a resolution should be integral part not only of everybody's life. Also enterprises shall be conscious of their social responsibility and contribute to the preservation of our common living space. That is why Trenz Electronic invests in the protection of our Environment. #### REACH, RoHS and WEEE #### **REACH** Trenz Electronic is a manufacturer and a distributor of electronic products. It is therefore a so called downstream user in the sense of REACH. The products we supply to you are solely non-chemical products (goods). Moreover and under normal and reasonably foreseeable circumstances of application, the goods supplied to you shall not release any substance. For that, Trenz Electronic is obliged to neither register nor to provide safety data sheet. According to present knowledge and to best of our knowledge, no SVHC (Substances of Very High Concern) on the Candidate List are contained in our products. Furthermore, we will immediately and unsolicited inform our customers in compliance with REACH - Article 33 if any substance present in our goods (above a concentration of 0.1 % weight) will be classified as SVHC by the European Chemicals Agency (ECHA). #### **RoHS** Trenz Electronic GmbH herewith declares that all its products are developed, manufactured and distributed RoHS compliant. #### WEEE Information for users within the European Union in accordance with Directive 2002/96/EC of the European Parliament and of the Council of 27 January 2003 on waste electrical and electronic equipment (WEEE). Users of electrical and electronic equipment in private households are required not to dispose of waste electrical and electronic equipment as unsorted municipal waste and to collect such waste electrical and electronic equipment separately. By the 13 August 2005, Member States shall have ensured that systems are set up allowing final holders and distributors to return waste electrical and electronic equipment at least free of charge. Member States shall ensure the availability and accessibility of the necessary collection facilities. Separate collection is the precondition to ensure specific treatment and recycling of waste electrical and electronic equipment and is necessary to achieve the chosen level of protection of human health and the environment in the European Union. Consumers have to actively contribute to the success of such collection and the return of waste electrical and electronic equipment. Presence of hazardous substances in electrical and electronic equipment results in potential effects on the environment and human health. The symbol consisting of the crossed-out wheeled bin indicates separate collection for waste electrical and electronic equipment. Trenz Electronic is registered under WEEE-Reg.-Nr. DE97922676. #### Error rendering macro 'page-info' Ambiguous method overloading for method jdk.proxy279.\$Proxy4022#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence.pages.Page] due to overlapping prototypes between: [interface com. atlassian.confluence.user.ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject]