# **TEB0911 TRM** Download PDF version of this document. #### **Table of Contents** | _ | $\sim$ | | | | | |---|--------|----|----|-----|---| | • | O١ | /e | rv | ıeı | Λ | - Key Features - Block Diagram - Main Components - Initial Delivery State - Boot Process - Signals, Interfaces and Pins - FMC Connectors - XMOD JTAG Interface - O Gigabit Ethernet Interface - UŠB3 Interface - SFP+ Interface - SSD Interface - DisplayPort Interface - DDR4 Memory Socket - CAN Interface - SD Card Interface - 4-Wire PWM FAN Connectors - PLL Clock Interfaces - On-board Peripherals - System Controller CPLD - High-speed USB2 ULPI PHY - 4-port USB3 HubGigabit Ethernet PHY - 8-Channel I<sup>2</sup>C Switches - Configuration EEPROMs - CAN FD Transceiver - On-board Flash Memory - Oscillators - Programmable Clock Generator Si5338A Programmable Clock Generator Si5345A - On-board LEDs - User Buttons - Configuration DIP-switches - Power and Power-On Sequence - Power Consumption - Power Distribution Dependencies - O Power-On Sequence - Power Rails - Bank Voltages Variants Currently In Production - Technical Specifications - Absolute Maximum Ratings Recommended Operating Conditions - Operating Temperature Ranges - Physical Dimensions - Revision History - Hardware Revision History - Document Change History - Disclaimer - Data Privacy - Document Warranty - Limitation of Liability - Copyright Notice - Technology Licenses - Environmental Protection - REACH, RoHS and WEEE ## Overview The Trenz Electronic TEB0911 UltraRack+ board is integrating a Xilinx Zyng UltraScale+ MPSoC with 4 GByte Flash memory for configuration and operation, DDR4-SDRAM SO-DIMM socket with 64-bit wide data bus, 22 MGT lanes and powerful switch-mode power supplies for all on-board voltages. The TEB0911 board exposes the pins of the Zynq MPSoC to accessible connectors and provides a whole range of on-board components to test and evaluate the Zynq UltraScale+ MPSoC and for developing purposes. The board is capable to be fitted to a enclosure, whereby on the enclosure's rear and front panel, I/O's, LVDS-pairs and MGT lanes are accessible through 6 on-board FMC connectors and other standard high-speed interfaces, namely USB3, SFP+, SSD, GbE, etc. ## **Key Features** - Zynq UltraScale+ MPSoC - ZU6,ZU9 or ZU15 on 1156 Pin Package 64bit DDR4 SODIMM (PS connected) - M2 PCIe SSD (1-Lane) - eMMC (bootable) - Dual QSPI Flash (bootable) - System Controller (LCMXO2-7000HC) - Power Sequencing - IO Expander - Configurable PLLs - GTH/GTP Reference CLKs #### **Front Panel** - 4 x FMC - o 4 GTH per FMC - 68 ZynqMP PL IO per FMC - DisplayPort (2-Lanes) - RJ34 ÉTH + Dual USB3 Combo - Dual Stack SFP+ - SD (bootable) - Status LEDs #### **Back Panel** - 2 x FMC - o 4/2 GTH - o 12 ZynqMP PL IO per FMC - 56 SC IO per FMC - USB JTAG/UART ZyngMP - USB JTAG/GPIO FMC - CAN FD (DB9 Connector) - SMA (external CLK) - 5polig 24V power connector Additional assembly options are available for cost or performance optimization upon request. # **Block Diagram** Figure 1: TEB0911-03 block diagram # **Main Components** Figure 2: TEB0911-03 main components - SFP+ 2x1 cage with integrated LED light pipes, J9 DisplayPort connector, J12 USB3 A 2x , RJ45 1x (stacked), J13 FMC connector (FMC B), J4 FMC B cooling fan, M2 FMC connector (FMC C), J8 - 7. FMC C cooling fan, M3 - 8. FMC connector (FMC D), J7 - 9. FMC D cooling fan, M4 - 10. FMC connector (FMC E), J6 - 11. FMC E cooling fan, M5 - 12. I2C programming header of on-board PLL clock generator U17, J22 - 13. 4-Wire PWM fan connector, J23 - 14. Main Power Jack 24V, J1 - 15. CAN bus D-SUB 9-pin male connector, J3 - 16. CAN bus 6-pin header male, J15 - 17. XMOD JTAG header for access to System Controller CPLD, J35 - 18. XMOD JTAG header for access to Zyng MPSoC, J24 - 19. 4-Wire PWM fan connector, J33 - 20. Battery Holder CR1220, B1 - 21. SMA coaxial connector (PLL Si5345A U17 clock input), J25 - 22. Push Button, S1 - 23. Push Button, S2 - 24. DDR4 SO-DIMM socket, U3 - 25. 4-bit DIP-switch, S4 - 26. 4-bit DIP-switch, S3 27. FMC connector (FMC A), J10 - 28. FMC A cooling fan, M1 - 29. FMC connector (FMC F), J21 - 30. FMC F cooling fan, M6 - 31. NGFF M.2 PCle socket (Key M), U2 - 32. SD Card socket, J11 - 33. User LEDs (3x green, 1x red) with LED light pipe, D13 ... D16 - 34. Green LEDs dedicated to USB3 hub U4, D17 ... D19 - 35. Red LED indicating FPGAs 'DONE' signal, D6 - 36. 4-Wire PWM fan connector, J2 - 37. Xilinx Zynq Ultrascale+ MPSoC, U1 ## **Initial Delivery State** | Storage device name | Content | Notes | |---------------------------------------------------------------------------------------|---------|----------------| | User configuration EEPROMs (1x Microchip 24LC128-I/ST, 3x Microchip 24AA025E48T-I/OT) | Empty | Not programmed | | USB3 HUB Configuration EEPROM (Microchip 24LC128-I/ST) | Empty | Not programmed | | Si5338A programmable PLL NVM OTP | Empty | Not programmed | | Si5345A programmable PLL NVM OTP | Empty | Not programmed | | eMMC Flash memory | Empty | Not programmed | | 2x QSPI Flash memory | Empty | Not programmed | Table 1: Initial delivery state of programmable devices on the module ## **Boot Process** For the boot process prior to powering up the board settings must be done via DIP-Switch S3-3 and S3-4. Four boot modes can be selected: | S3-3 (SC_SW1) | S3-4 (SC_SW2) | MIO Location | Description | Notes | |---------------|---------------|--------------|--------------------------------|--------------------------------------------------------------------| | OFF | OFF | MIO[43:38] | SD1 Boot Mode (SD-Card on J11) | Supports SD 2.0 | | OFF | ON | MIO[29:26] | PJTAG0 | PS JTAG connection 0 option | | ON | OFF | MIO[12:0] | QSPI32 | 32-bit addressing, configured with dual on-board QSPI Flash Memory | | ON | ON | - | JTAG | Dedicated PS interface | Table 2: Available boot modes of the on-board Zynq MPSoC Refer also to the documentation of the SC CPLD firmware of the TEB0911 board, section 'boot mode'. # Signals, Interfaces and Pins ## **FMC Connectors** The TEB0911 Ultrarack+ offers 6 FMC (FPGA Mezzanine Card) connectors which provides as an ANSI/VITA 57.1 standard a modular interface to the MPSoCs FPGA and exposes numerous of its I/O pins and MGT lanes for use by other mezzanine modules and expansion cards. The connector supports single ended and differential signaling as the I/O's are routed from the FPGA banks as LVDS-pairs to the FMC connector. Following diagram gives an overview of the FMC connectors and their connections to the Zynq Ultrascale+ MPSoC and the System Controller CPLD U27: Figure 3: General overview of the FMC connectors Following tables contains information about the interfaces, I/O's, clock and VCCIO sources available on the FMC connectors A - F: - 1. FMC A - 2. FMC B - 3. FMC C - 4. FMC D - 5. FMC E 6. FMC F #### FMC A #### FMC A Interfaces: | FMC | Interfaces | I/O Signal<br>Count | LVDS-pairs count | Connected to | VCCO bank<br>Voltage | Notes | |------------|--------------------|---------------------|------------------|-----------------------------|----------------------|-------------------------------------------------| | J10 | I/O | 12 | 6 | Bank 44 HD | FMCAF_1V8 | - | | (FMC<br>A) | | 56 | 28 | SC CPLD U27<br>Bank 1 | FMCAF_1V8 | - | | | I <sup>2</sup> C | 2 | - | I <sup>2</sup> C-Switch U37 | - | Muxed to MIO Bank 501 I <sup>2</sup> C Inteface | | | JTAG | 4 | - | SC CPLD U27<br>Bank 2 | 3.3VSB | - | | | MGT | - | 8 (4 x RX/TX) | Bank 128 GTH | - | 4x MGT lanes | | | Clock Input | - | 1 | Bank 128 GTH | - | 1x Reference clock input to MGT bank | | | Control<br>Signals | 3 | - | SC CPLD U27<br>Bank 0 | 3.3VSB | 'FMCA_PG_C2M', 'FMCA_PG_M2C', 'FMCA_PR<br>SNT' | Table 3: FMC A connector interfaces #### FMC A MGT Lanes: | FMC | MGT Lane | Bank | Туре | Signal Schematic Name | FMC Connector Pin | FPGA Pin | |----------------|----------|------|------|---------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------| | J10<br>(FMC A) | 0 | 128 | GTH | <ul><li>B128_RX0_P</li><li>B128_RX0_N</li><li>B128_TX0_P</li><li>B128_TX0_N</li></ul> | J10-C6<br>J10-C7<br>J10-C2<br>J10-C3 | MGTHRXP0_128, T33<br>MGTHRXN0_128, T34<br>MGTHTXP0_128, T29<br>MGTHTXN0_128, T30 | | | | | | | | | | 1 | 128 | GTH | <ul> <li>B128_RX1_P</li> <li>B128_RX1_N</li> <li>B128_TX1_P</li> <li>B128_TX1_N</li> </ul> | J10-A2<br>J10-A3<br>J10-A22<br>J10-A23 | MGTHRXP1_128, P33<br>MGTHRXN1_128, P34<br>MGTHTXP1_128, R31<br>MGTHTXN1_128, R32 | |---|-----|-----|--------------------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------| | 2 | 128 | GTH | • B128_RX2_P<br>• B128_RX2_N<br>• B128_TX2_P<br>• B128_TX2_N | J10-A6<br>J10-A7<br>J10-A26<br>J10-A27 | MGTHRXP2_128, N31<br>MGTHRXN2_128, N32<br>MGTHTXP2_128, P29<br>MGTHTXN2_128, P30 | | 3 | 128 | GTH | <ul> <li>B128_RX3_P</li> <li>B128_RX3_N</li> <li>B128_TX3_P</li> <li>B128_TX3_N</li> </ul> | J10-A10<br>J10-A11<br>J10-A30<br>J10-A31 | MGTHRXP3_128, M33<br>MGTHRXN3_128, M34<br>MGTHTXP3_128, M29<br>MGTHTXN3_128, M30 | Table 4: FMC A connector MGT lanes ## FMC A Clock Signals: | FMC | Signal Schematic Name | Bank | FMC Connector Pin | FPGA Pin | Notes | |----------------|--------------------------------|------|-------------------|----------------------------------------------|-----------------------------| | J10<br>(FMC A) | • B128_CLK0_P<br>• B128_CLK0_N | 128 | J10-D4<br>J10-D5 | MGTREFCLK0P_128, R27<br>MGTREFCLK0N_128, R28 | Supplied by attached module | Table 5: FMC A connector clock signal input #### FMC A VCC/VCCIO: | FMC | Available VCC/VCCIO | FMC Connector Pin | Source | Notes | |----------------|---------------------|------------------------------------------|----------------------------|------------------------------------------------------------| | J10<br>(FMC A) | FMCA_3V3 | J10-D36<br>J10-D38<br>J10-D40<br>J10-C39 | DCDC U32,<br>max. cur.: 5A | Enable by SC CPLD U27, bank 2, pin Y18 Signal: 'EN_A_3V3' | | | 3V3SB | J10-D32 | DCDC U50,<br>max. cur.: 1A | not dedicated for FMC connectors | | | 12V_FMC_AF | J10-C35<br>J10-C37 | DCDC U51,<br>max. cur.: 5A | - | | | FMCAF_1V8 | J10-H40<br>J10-G39<br>J10-F40<br>J10-E39 | DCDC U39,<br>max. cur.: 5A | Enable by SC CPLD U27, bank 2, pin W19 Signal: 'EN_AF_1V8' | Table 6: FMC A connector available VCC/VCCIO ### FMC A Cooling Fan: | FMC | Fan Designator | Enable Signal | Notes | |---------|----------------|----------------------------------------|-------| | J10 | M1 | Enable by SC CPLD U27, bank 2, pin Y19 | - | | (FMC A) | | Signal: 'FAN_A_EN' | | Table 7: FMC A connector cooling fan #### FMC F #### FMC F Interfaces: | FMC | Interfaces | I/O Signal<br>Count | LVDS-pairs<br>count | Connected to | VCCO bank<br>Voltage | Notes | |------------|--------------------|---------------------|---------------------|-----------------------------|----------------------|-------------------------------------------------| | J21 | I/O | 12 | 6 | Bank 44 HD | FMCAF_1V8 | - | | (FMC<br>F) | | 28 | 14 | SC CPLD U27<br>Bank 1 | FMCAF_1V8 | - | | | | 28 | 14 | SC CPLD U27<br>Bank 3 | FMCAF_1V8 | - | | | I <sup>2</sup> C | 2 | - | I <sup>2</sup> C-Switch U37 | - | Muxed to MIO Bank 501 I <sup>2</sup> C Inteface | | | JTAG | 4 | - | SC CPLD U27<br>Bank 2 | 3.3VSB | - | | | MGT | - | 4 (2 x RX/TX) | Bank 129 GTH | - | 2x MGT lanes | | | Clock Input | - | 1 | Bank 129 GTH | - | 1x Reference clock input to MGT bank | | | Control<br>Signals | 3 | - | SC CPLD U27<br>Bank 2 | 3.3VSB | 'FMCF_PG_C2M', 'FMCF_PG_M2C',<br>'FMCF_PRSNT' | Table 8: FMC F connector interface #### FMC F MGT Lanes: | FMC | MGT Lane | Bank | Туре | Signal Schematic Name | FMC Connector Pin | FPGA Pin | |----------------|----------|------|------|--------------------------------------------------------------------------------------------|----------------------------------------|----------------------------------------------------------------------------------| | J21<br>(FMC F) | 0 | 129 | GTH | <ul> <li>B129_RX0_P</li> <li>B129_RX0_N</li> <li>B129_TX0_P</li> <li>B129_TX0_N</li> </ul> | J21-C6<br>J21-C7<br>J21-C2<br>J21-C3 | MGTHRXP0_129, L31<br>MGTHRXN0_129, L32<br>MGTHTXP0_129, K29<br>MGTHTXN0_129, K30 | | | 1 | 129 | GTH | B129_RX1_P B129_RX1_N B129_TX1_P B129_TX1_N | J21-A2<br>J21-A3<br>J21-A22<br>J21-A23 | MGTHRXP1_129, K33<br>MGTHRXN1_129, K34<br>MGTHTXP1_129, J31<br>MGTHTXN1_129, J32 | Table 9: FMC F connector MGT lanes ## FMC F Clock Signals: | FMC | Signal Schematic Name | Bank | FMC Connector Pin | FPGA Pin | Notes | |----------------|---------------------------------------------------|------|-------------------|----------------------------------------------|-----------------------------| | J21<br>(FMC F) | <ul><li>B129_CLK0_P</li><li>B129_CLK0_N</li></ul> | 129 | J21-D4<br>J21-D5 | MGTREFCLK0P_129, L27<br>MGTREFCLK0N_129, L28 | Supplied by attached module | Table 10: FMC F connector clock signal input ### FMC F VCC/VCCIO: | Available VCC/VCCIO FMC Connector Pir | Source Notes | | |---------------------------------------|--------------|--| |---------------------------------------|--------------|--| | J21<br>(FMC F) | FMCF_3V3 | J21-D36<br>J21-D38<br>J21-D40<br>J21-C39 | DCDC U42,<br>max. cur.: 5A | Enable by SC CPLD U27, bank 2, pin Y10 Signal: 'EN_F_3V3' | |----------------|------------|------------------------------------------|----------------------------|---------------------------------------------------------------| | | 3V3SB | J21-D32 | DCDC U50,<br>max. cur.: 1A | not dedicated for FMC connectors | | | 12V_FMC_AF | J21-C35<br>J21-C37 | DCDC U51,<br>max. cur.: 5A | - | | | FMCAF_1V8 | J21-H40<br>J21-G39<br>J21-F40<br>J21-E39 | DCDC U39,<br>max. cur.: 5A | Enable by SC CPLD U27, bank 2, pin W19<br>Signal: 'EN_AF_1V8' | Table 11: FMC F connector available VCC/VCCIO ### FMC F Cooling Fan: | FMC | Fan Designator | Enable Signal | Notes | |---------|----------------|----------------------------------------|-------| | J21 | M6 | Enable by SC CPLD U27, bank 2, pin W18 | - | | (FMC F) | | Signal: 'FAN_F_EN' | | Table 12: FMC F connector cooling fan #### FMC B #### FMC B Interfaces: | FMC | Interfaces | I/O Signal<br>Count | LVDS-pairs count | Connected to | VCCO bank<br>Voltage | Notes | |------|--------------------|---------------------|------------------|-----------------------------|----------------------|-------------------------------------------------| | J4 | I/O | 24 | 12 | Bank 47 HD | FMCBC_1V8 | - | | (FMC | | 20 | 10 | Bank 48 HD | FMCBC_1V8 | - | | В) | | 24 | 12 | Bank 49 HD | FMCBC_1V8 | - | | | I <sup>2</sup> C | 2 | - | I <sup>2</sup> C-Switch U13 | - | Muxed to MIO Bank 501 I <sup>2</sup> C Inteface | | | JTAG | 4 | - | SC CPLD U27<br>Bank 0 | 3.3VSB | - | | | MGT | - | 8 (4 x RX/TX) | Bank 130 GTH | - | 4x MGT lanes | | | Clock Input | - | 2 | Bank 48 HD | - | 2x Reference clock inputs to PL bank | | | | - | 1 | Bank 130 GTH | - | 1x Reference clock input to MGT bank | | | Control<br>Signals | 3 | - | SC CPLD U27<br>Bank 0 | 3.3VSB | 'FMCB_PG_C2M', 'FMCB_PG_M2C',<br>'FMCB_PRSNT' | Table 13: FMC B connector interfaces #### FMC B MGT Lanes: | FMC | MGT Lane | Bank | Туре | Signal Schematic Name | FMC Connector Pin | FPGA Pin | |-----|----------|------|------|-----------------------|-------------------|----------| |-----|----------|------|------|-----------------------|-------------------|----------| | J4<br>(FMC B) | 3 | 130 | GTH | <ul> <li>B130_RX3_P</li> <li>B130_RX3_N</li> <li>B130_TX3_P</li> <li>B130_TX3_N</li> </ul> | J4-C6<br>J4-C7<br>J4-C2<br>J4-C3 | MGTHRXP3_130, B33<br>MGTHRXN3_130, B34<br>MGTHTXP3_130, A31<br>MGTHTXN3_130, A32 | |---------------|---|-----|-----|--------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------| | | 2 | 130 | GTH | <ul> <li>B130_RX2_P</li> <li>B130_RX2_N</li> <li>B130_TX2_P</li> <li>B130_TX2_N</li> </ul> | J4-A2<br>J4-A3<br>J4-A22<br>J4-A23 | MGTHRXP2_130, C31<br>MGTHRXN2_130, C32<br>MGTHTXP2_130, B29<br>MGTHTXN2_130, B30 | | | 1 | 130 | GTH | B130_RX1_P B130_RX1_N B130_TX1_P B130_TX1_N | J4-A6<br>J4-A7<br>J4-A26<br>J4-A27 | MGTHRXP1_130, D33<br>MGTHRXN1_130, D34<br>MGTHTXP1_130, D29<br>MGTHTXN1_130, D30 | | | 0 | 130 | GTH | <ul> <li>B130_RX0_P</li> <li>B130_RX0_N</li> <li>B130_TX0_P</li> <li>B130_TX0_N</li> </ul> | J4-A10<br>J4-A11<br>J4-A30<br>J4-A31 | MGTHRXP0_130, E31<br>MGTHRXN0_130, E32<br>MGTHTXP0_130, F29<br>MGTHTXN0_130, F30 | Table 14: FMC B connector MGT lanes ### FMC B Clock Signals: | FMC | Signal Schematic Name | Bank | FMC Connector Pin | FPGA Pin | Notes | |---------------|----------------------------------|-------|-------------------|----------------------------------------------|-----------------------------| | J4<br>(FMC B) | • B130_CLK0_P<br>• B130_CLK0_N | 130 | J4-D4<br>J4-D5 | MGTREFCLK0P_130, G27<br>MGTREFCLK0N_130, G28 | Supplied by attached module | | | • B_CLK0_M2C_P<br>• B_CLK0_M2C_N | 48 HD | J4-H4<br>J4-H5 | IO_L6P_HDGC_48, F17<br>IO_L6N_HDGC_48, F18 | Supplied by attached module | | | • B_CLK1_M2C_P<br>• B_CLK1_M2C_N | 48 HD | J4-G2<br>J4-G3 | IO_L5P_HDGC_48, G18<br>IO_L5N_HDGC_48, G19 | Supplied by attached module | Table 15: FMC B connector clock signal input #### FMC B VCC/VCCIO: | FMC | Available VCC/VCCIO | FMC Connector Pin | Source | Notes | |---------------|---------------------|--------------------------------------|----------------------------|-----------------------------------------------------------| | J4<br>(FMC B) | FMCB_3V3 | J4-D36<br>J4-D38<br>J4-D40<br>J4-C39 | DCDC U33,<br>max. cur.: 5A | Enable by SC CPLD U27, bank 0, pin G11 Signal: 'EN_B_3V3' | | | 3V3SB | J4-D32 | DCDC U50,<br>max. cur.: 1A | not dedicated for FMC connectors | | | 12V | J4-C35<br>J4-C37 | DCDC U82,<br>max. cur.: 8A | not dedicated for FMC connectors | | | FMCBC_1V8 | J4-H40<br>J4-G39<br>J4-F40<br>J4-E39 | DCDC U40,<br>max. cur.: 5A | Enable by SC CPLD U27, bank 0, pin A3 Signal: 'EN_BC_1V8' | Table 16: FMC B connector available VCC/VCCIO FMC B Cooling Fan: | FMC | Fan Designator | Enable Signal | Notes | |---------|----------------|----------------------------------------------------------|-------| | J4 | M2 | Enable by SC CPLD U27, bank 0, pin A2 Signal: 'FAN B EN' | - | | (FMC B) | | Signal. FAIN_B_EIN | | Table 17: FMC B connector cooling fan FMC C ### FMC C Interfaces: | FMC | Interfaces | I/O Signal<br>Count | LVDS-pairs<br>count | Connected to | VCCO bank<br>Voltage | Notes | |------|--------------------|---------------------|---------------------|-----------------------------|----------------------|-------------------------------------------------| | J8 | I/O | 20 | 10 | Bank 50 HD | FMCBC_1V8 | - | | (FMC | | 48 | 24 | Bank 67 HP | FMCBC_1V8 | - | | C) | I <sup>2</sup> C | 2 | - | I <sup>2</sup> C-Switch U13 | - | Muxed to MIO Bank 501 I <sup>2</sup> C Inteface | | | JTAG | 4 | - | SC CPLD U27<br>Bank 2 | 3.3VSB | - | | | MGT | - | 8 (4 x RX/TX) | Bank 230 GTH | - | 4x MGT lanes | | | Clock Input | - | 2 | Bank 50 HD | - | 2x Reference clock inputs to PL bank | | | | - | 1 | Bank 230 GTH | - | 1x Reference clock input to MGT bank | | | Control<br>Signals | 3 | - | SC CPLD U27<br>Bank 2 | 3.3VSB | 'FMCC_PG_C2M', 'FMCC_PG_M2C',<br>'FMCC_PRSNT' | Table 18: FMC C connector interfaces ## FMC C MGT Lanes: | FMC | MGT Lane | Bank | Type | Signal Schematic Name | FMC Connector Pin | FPGA Pin | |---------------|----------|------|------|--------------------------------------------------------------------------------------------|------------------------------------|------------------------------------------------------------------------------| | J8<br>(FMC C) | 3 | 230 | GTH | <ul><li>B230_RX3_P</li><li>B230_RX3_N</li><li>B230_TX3_P</li><li>B230_TX3_N</li></ul> | J8-C6<br>J8-C7<br>J8-C2<br>J8-C3 | MGTHRXP3_230, A4<br>MGTHRXN3_230, A3<br>MGTHTXP3_230, A8<br>MGTHTXN3_230, A7 | | | 2 | 230 | GTH | <ul><li>B230_RX2_P</li><li>B230_RX2_N</li><li>B230_TX2_P</li><li>B230_TX2_N</li></ul> | J8-A2<br>J8-A3<br>J8-A22<br>J8-A23 | MGTHRXP2_230, B2<br>MGTHRXN2_230, B1<br>MGTHTXP2_230, B6<br>MGTHTXN2_230, B5 | | | 1 | 230 | GTH | <ul> <li>B230_RX1_P</li> <li>B230_RX1_N</li> <li>B230_TX1_P</li> <li>B230_TX1_N</li> </ul> | J8-A6<br>J8-A7<br>J8-A26<br>J8-A27 | MGTHRXP1_230, C4<br>MGTHRXN1_230, C3<br>MGTHTXP1_230, D6<br>MGTHTXN1_230, D5 | | 0 | 230 | GTH | <ul><li>B230_RX0_P</li><li>B230_RX0_N</li><li>B230_TX0_P</li><li>B230_TX0_N</li></ul> | J8-A10<br>J8-A11<br>J8-A30<br>J8-A31 | MGTHRXP0_230, D2<br>MGTHRXN0_230, D1<br>MGTHTXP0_230, E4<br>MGTHTXN0_230, E3 | |---|-----|-----|---------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------| |---|-----|-----|---------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------| Table 19: FMC C connector MGT lanes ### FMC C Clock Signals: | FMC | Signal Schematic Name | Bank | FMC Connector Pin | FPGA Pin | Notes | |---------------|---------------------------------------------------|-------|-------------------|--------------------------------------------|-----------------------------| | J8<br>(FMC C) | <ul><li>B230_CLK0_P</li><li>B230_CLK0_N</li></ul> | 230 | J8-D4<br>J8-D5 | MGTREFCLK0P_230, C8<br>MGTREFCLK0N_230, C7 | Supplied by attached module | | | • C_CLK0_M2C_P<br>• C_CLK0_M2C_N | 50 HD | J8-H4<br>J8-H5 | IO_L7P_HDGC_50, J12<br>IO_L7N_HDGC_50, H12 | Supplied by attached module | | | • C_CLK1_M2C_P<br>• C_CLK1_M2C_N | 50 HD | J8-G2<br>J8-G3 | IO_L8P_HDGC_50, H13<br>IO_L8N_HDGC_50, G13 | Supplied by attached module | Table 20: FMC C connector clock signal input #### FMC C VCC/VCCIO: | FMC | Available VCC/VCCIO | FMC Connector Pin | Source | Notes | |---------------|-------------------------------------|-----------------------------------------------------------|----------------------------|-----------------------------------------------------------| | J8<br>(FMC C) | J8-D38 max. cur.: 5A Signal: 'EN_C_ | Enable by SC CPLD U27, bank 0, pin E11 Signal: 'EN_C_3V3' | | | | | 3V3SB | J8-D32 | DCDC U50,<br>max. cur.: 1A | not dedicated for FMC connectors | | | 12V | J8-C35<br>J8-C37 | DCDC U82,<br>max. cur.: 8A | not dedicated for FMC connectors | | | FMCBC_1V8 | J8-H40<br>J8-G39<br>J8-F40<br>J8-E39 | DCDC U40,<br>max. cur.: 5A | Enable by SC CPLD U27, bank 0, pin A3 Signal: 'EN_BC_1V8' | Table 21: FMC C connector available VCC/VCCIO ## FMC C Cooling Fan: | FMC | Fan Designator | Enable Signal | Notes | |---------|----------------|----------------------------------------------------------|-------| | J8 | МЗ | Enable by SC CPLD U27, bank 0, pin B3 Signal: 'FAN C EN' | - | | (FMC C) | | Signal. PAN_C_EN | | Table 22: FMC C connector cooling fan #### FMC D #### FMC D Interfaces: | FMC | Interfaces | I/O Signal<br>Count | LVDS-pairs<br>count | Connected to | VCCO bank<br>Voltage | Notes | |------|--------------------|---------------------|---------------------|-----------------------------|----------------------|-------------------------------------------------| | J7 | I/O | 20 | 10 | Bank 65 HP | FMCDE_1V8 | - | | (FMC | | 48 | 24 | Bank 66 HP | FMCDE_1V8 | - | | D) | I <sup>2</sup> C | 2 | - | I <sup>2</sup> C-Switch U13 | - | Muxed to MIO Bank 501 I <sup>2</sup> C Inteface | | | JTAG | 4 | - | SC CPLD U27<br>Bank 2 | 3.3VSB | - | | | MGT | - | 8 (4 x RX/TX) | Bank 229 GTH | - | 4x MGT lanes | | | Clock Input | - | 2 | Bank 65 HP | - | 2x Reference clock inputs to PL bank | | | | - | 1 | Bank 229 GTH | - | 1x Reference clock input to MGT bank | | | Control<br>Signals | 3 | - | SC CPLD U27<br>Bank 2 | 3.3VSB | 'FMCD_PG_C2M', 'FMCD_PG_M2C',<br>'FMCD_PRSNT' | Table 23: FMC D connector interfaces #### FMC D MGT Lanes: | FMC | MGT Lane | Bank | Туре | Signal Schematic Name | FMC Connector Pin | FPGA Pin | |---------------|----------|------|------|--------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------| | J7<br>(FMC D) | 3 | 229 | GTH | <ul><li>B229_RX3_P</li><li>B229_RX3_N</li><li>B229_TX3_P</li><li>B229_TX3_N</li></ul> | J7-C6<br>J7-C7<br>J7-C2<br>J7-C3 | MGTHRXP3_229, F2<br>MGTHRXN3_229, F1<br>MGTHTXP3_229, F6<br>MGTHTXN3_229, F5 | | | 2 | 229 | GTH | <ul> <li>B229_RX2_P</li> <li>B229_RX2_N</li> <li>B229_TX2_P</li> <li>B229_TX2_N</li> </ul> | J7-A2<br>J7-A3<br>J7-A22<br>J7-A23 | MGTHRXP2_229, H2<br>MGTHRXN2_229, H1<br>MGTHTXP2_229, G4<br>MGTHTXN2_229, G3 | | | 1 | 229 | GTH | <ul> <li>B229_RX1_P</li> <li>B229_RX1_N</li> <li>B229_TX1_P</li> <li>B229_TX1_N</li> </ul> | J7-A6<br>J7-A7<br>J7-A26<br>J7-A27 | MGTHRXP1_229, J4<br>MGTHRXN1_229, J3<br>MGTHTXP1_229, H6<br>MGTHTXN1_229, H5 | | | 0 | 229 | GTH | <ul> <li>B229_RX0_P</li> <li>B229_RX0_N</li> <li>B229_TX0_P</li> <li>B229_TX0_N</li> </ul> | J7-A10<br>J7-A11<br>J7-A30<br>J7-A31 | MGTHRXP0_229, K2<br>MGTHRXN0_229, K1<br>MGTHTXP0_229, K6<br>MGTHTXN0_229, K5 | Table 24: FMC D connector MGT lanes ### FMC D Clock Signals: | FMC | Signal Schematic Name | Bank | FMC Connector Pin | FPGA Pin | Notes | |---------------|---------------------------------------------------|------|-------------------|--------------------------------------------|-----------------------------| | J7<br>(FMC D) | <ul><li>B229_CLK0_P</li><li>B229_CLK0_N</li></ul> | 229 | J7-D4<br>J7-D5 | MGTREFCLK0P_229, G8<br>MGTREFCLK0N_229, G7 | Supplied by attached module | | • D_CLK0_M2C_P<br>• D_CLK0_M2C_N | 65 HP | J7-H4<br>J7-H5 | IO_L14P_T2L_N2_GC_65, AG5<br>IO_L14N_T2L_N3_GC_65, AG4 | Supplied by attached module | |----------------------------------|-------|----------------|----------------------------------------------------------------|-----------------------------| | • D_CLK1_M2C_P<br>• D_CLK1_M2C_N | 65 HP | J7-G2<br>J7-G3 | IO_L13P_T2L_N0_GC_QBC_65, AE5<br>IO_L13N_T2L_N1_GC_QBC_65, AF5 | Supplied by attached module | Table 25: FMC D connector clock signal input ## FMC D VCC/VCCIO: | FMC | Available VCC/VCCIO | FMC Connector Pin | Source | Notes | |---------------|---------------------|--------------------------------------|----------------------------|-----------------------------------------------------------| | J7<br>(FMC D) | FMCD_3V3 | J7-D36<br>J7-D38<br>J7-D40<br>J7-C39 | DCDC U35,<br>max. cur.: 5A | Enable by SC CPLD U27, bank 0, pin F8 Signal: 'EN_D_3V3' | | | 3V3SB | J7-D32 | DCDC U50,<br>max. cur.: 1A | not dedicated for FMC connectors | | | 12V | J7-C35<br>J7-C37 | DCDC U82,<br>max. cur.: 8A | not dedicated for FMC connectors | | | FMCDE_1V8 | J7-H40<br>J7-G39<br>J7-F40<br>J7-E39 | DCDC U41,<br>max. cur.: 5A | Enable by SC CPLD U27, bank 0, pin C5 Signal: 'EN_DE_1V8' | Table 26: FMC D connector available VCC/VCCIO ## FMC D Cooling Fan: | FMC | Fan Designator | Enable Signal | Notes | |---------|----------------|----------------------------------------------------------|-------| | J7 | M4 | Enable by SC CPLD U27, bank 0, pin D7 Signal: 'FAN D EN' | - | | (FMC D) | | Signal. FAIN_D_LIN | | Table 27: FMC D connector cooling fan ### FMC E #### FMC E Interfaces: | FMC | Interfaces | I/O Signal<br>Count | LVDS-pairs count | Connected to | VCCO bank<br>Voltage | Notes | |------------|------------------|---------------------|------------------|-----------------------------|----------------------|-------------------------------------------------| | J6 | I/O | 24 | 12 | Bank 65 HP | FMCDE_1V8 | - | | (FMC<br>E) | | 44 | 22 | Bank 64 HP | FMCDE_1V8 | - | | | I <sup>2</sup> C | 2 | - | I <sup>2</sup> C-Switch U13 | - | Muxed to MIO Bank 501 I <sup>2</sup> C Inteface | | | JTAG | 4 | - | SC CPLD U27<br>Bank 2 | 3.3VSB | - | | | MGT | - | 8 (4 x RX/TX) | Bank 228 GTH | - | 4x MGT lanes | | | Clock Input | - | 2 | Bank 64 HP | - | 2x Reference clock inputs to PL bank | | | | - | 1 | Bank 228 GTH | - | 1x Reference clock input to MGT bank | | | Control<br>Signals | 3 | - | SC CPLD U27<br>Bank 2 | 3.3VSB | 'FMCE_PG_C2M', 'FMCE_PG_M2C',<br>'FMCE_PRSNT' | |--|--------------------|---|---|-----------------------|--------|-----------------------------------------------| |--|--------------------|---|---|-----------------------|--------|-----------------------------------------------| Table 28: FMC E connector interfaces #### FMC E MGT Lanes: | FMC | MGT Lane | Bank | Туре | Signal Schematic Name | FMC Connector Pin | FPGA Pin | |---------------|----------|------|------|--------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------| | J6<br>(FMC E) | 3 | 228 | GTH | <ul><li>B228_RX3_P</li><li>B228_RX3_N</li><li>B228_TX3_P</li><li>B228_TX3_N</li></ul> | J6-C6<br>J6-C7<br>J6-C2<br>J6-C3 | MGTHRXP3_228, L4<br>MGTHRXN3_228, L3<br>MGTHTXP3_228, M6<br>MGTHTXN3_228, M5 | | | 2 | 228 | GTH | <ul> <li>B228_RX2_P</li> <li>B228_RX2_N</li> <li>B228_TX2_P</li> <li>B228_TX2_N</li> </ul> | J6-A2<br>J6-A3<br>J6-A22<br>J6-A23 | MGTHRXP2_228, M2<br>MGTHRXN2_228, M1<br>MGTHTXP2_228, N4<br>MGTHTXN2_228, N3 | | | 1 | 228 | GTH | <ul> <li>B228_RX1_P</li> <li>B228_RX1_N</li> <li>B228_TX1_P</li> <li>B228_TX1_N</li> </ul> | J6-A6<br>J6-A7<br>J6-A26<br>J6-A27 | MGTHRXP1_228, P2<br>MGTHRXN1_228, P1<br>MGTHTXP1_228, P6<br>MGTHTXN1_228, P5 | | | 0 | 228 | GTH | B228_RX0_P B228_RX0_N B228_TX0_P B228_TX0_P | J6-A10<br>J6-A11<br>J6-A30<br>J6-A31 | MGTHRXP0_228, T2<br>MGTHRXN0_228, T1<br>MGTHTXP0_228, R4<br>MGTHTXN0_228, R3 | #### Table 29: FMC E connector MGT lanes ## FMC E Clock Signals: | FMC | Signal Schematic Name | Bank | FMC Connector Pin | FPGA Pin | Notes | |---------------|---------------------------------------------------|-------|-------------------|----------------------------------------------------------|-----------------------------| | J6<br>(FMC E) | <ul><li>B228_CLK0_P</li><li>B228_CLK0_N</li></ul> | 228 | J6-D4<br>J6-D5 | MGTREFCLK0P_228, L8<br>MGTREFCLK0N_228, L7 | Supplied by attached module | | | • E_CLK0_M2C_P<br>• E_CLK0_M2C_N | 64 HP | J6-H4<br>J6-H5 | IO_L12P_T1U_N10_GC_64, AL8<br>IO_L12N_T1U_N11_GC_64, AL7 | Supplied by attached module | | | • E_CLK1_M2C_P<br>• E_CLK1_M2C_N | 64 HP | J6-G2<br>J6-G3 | IO_L11P_T1U_N8_GC_64, AK8<br>IO_L11N_T1U_N9_GC_64, AK7 | Supplied by attached module | ## Table 30: FMC E connector clock signal input ### FMC E VCC/VCCIO: | FMC | Available VCC/VCCIO | FMC Connector Pin | Source | Notes | | |-----|---------------------|-------------------|--------|-------|--| |-----|---------------------|-------------------|--------|-------|--| | J6<br>(FMC E) | FMCE_3V3 | J6-D36<br>J6-D38<br>J6-D40<br>J6-C39 | DCDC U36,<br>max. cur.: 5A | Enable by SC CPLD U27, bank 0, pin E8 Signal: 'EN_E_3V3' | |---------------|-----------|--------------------------------------|----------------------------|-----------------------------------------------------------| | | 3V3SB | J6-D32 | DCDC U50,<br>max. cur.: 1A | not dedicated for FMC connectors | | | 12V | J6-C35<br>J6-C37 | DCDC U82,<br>max. cur.: 8A | not dedicated for FMC connectors | | | FMCDE_1V8 | J6-H40<br>J6-G39<br>J6-F40<br>J6-E39 | DCDC U41,<br>max. cur.: 5A | Enable by SC CPLD U27, bank 0, pin C5 Signal: 'EN_DE_1V8' | Table 31: FMC E connector available VCC/VCCIO #### FMC E Cooling Fan: | FMC | Fan Designator | Enable Signal | Notes | |---------|----------------|----------------------------------------------------------|-------| | J6 | M5 | Enable by SC CPLD U27, bank 0, pin D6 Signal: 'FAN E EN' | - | | (FMC E) | | Signal. FAN_E_EIN | | Table 32: FMC E connector cooling fan ## **XMOD JTAG Interface** JTAG access to the Zynq MPSoC and SC CPLD is provided through XMOD header J24 and J35: Figure 4: XMOD header J24 and J35 | Connector | Interface | Signal Schematic Name | XMOD Header Pin | Connected to | vccio | vcc | | |--------------------|---------------|-----------------------|-----------------|------------------------------|-----------------------------|-------|--| | XMOD Header<br>J24 | JTAG | • F_TCK | J24-4 | Bank 503 PS Config, Pin R25 | PS_1V8 | 3V3SB | | | | | • F_TDI | J24-10 | Bank 503 PS Config, Pin U25 | | | | | | | • F_TDO | J24-8 | Bank 503 PS Config, Pin T25 | | | | | | | • F_TMS | J24-12 | Bank 503 PS Config, Pin R24 | _ | | | | | GPIO/<br>UART | • XMOD2_A | J24-3 | SC CPLD U27, bank 5, Pin K7 | | | | | | | • XMOD2_B | J24-7 | SC CPLD U27, bank 5, Pin K6 | | | | | | | XMOD2_E | J24-9 | SC CPLD U27, bank 5, Pin H7 | | | | | | | • XMOD2_G | J24-11 | SC CPLD U27, bank 5, Pin H6 | | | | | XMOD Header | JTAG | • C_TCK | J35-4 | SC CPLD U27, bank 0, Pin A8 | 3V3SB | | | | | | | • C_TDI | J35-10 | SC CPLD U27, bank 0, Pin C7 | | | | | | | • C_TDO | J35-8 | SC CPLD U27, bank 0, Pin A6 | | | | | | • C_TMS | J35-12 | SC CPLD U27, bank 0, Pin C9 | | | | | | GPIO/<br>UART | XMOD1_A | J35-3 | SC CPLD U27, bank 0, Pin B19 | | | | | | | • XMOD1_B | J35-9 | SC CPLD U27, bank 0, Pin A17 | | | | | | | XMOD1_E | J35-7 | SC CPLD U27, bank 0, Pin C17 | | | | | | | • XMOD1_G | J35-11 | SC CPLD U27, bank 0, Pin A18 | | | | Table 33: XMOD interface signals The JTAG interfaces of the TEB0911 UltraRack board can accessed with the XMOD-FT2232H adapter-board TE0790. The on-board devices Zynq MPSoC U1 and SC CPLD U27 can be programmed via USB2.0 interface of the TE0790 programmer. XMOD-Header J24 is designated to program the Zynq Ultrascale+ MPSoC via USB interface, the 4 GPIO/UART pins (XMOD2\_A/B/E/G) of this header are routed to the System Controller CPLD U27. XMOD-Header J35 is designated to program the System Controller CPLD U27 via USB interface, the 4 GPIO/UART pins (XMOD1\_A/B/E/G) of this header are also routed to the System Controller CPLD U27. To program the System Controller CPLD, the JTAG interface of this devices have to be activated by DIP-switch S3-2. J35 JTAG is used for FMC JTAG, is JTAGENB is low (see CPLD Firmware). When using XMOD FTDI JTAG Adapter TE0790, the adapter-board's VCC and VCCIO on both headers J24 and J35 will be sourced by the on-board supply voltages. Set the XMOD DIP-switch with the setting: | XMOD DIP-switches | Position | |-------------------|----------| | Switch 1 | ON | | Switch 2 | OFF | | Switch 3 | OFF | | Switch 4 | OFF | Table 34: XMOD adapter board DIP-switch positions for voltage configuration Use Xilinx compatible TE0790 adapter board (designation TE-0790-xx without 'L') to program the Xilinx Zynq devices. The TE0790 adapter board's CPLD have to be configured with the **Standard** variant of the firmware. Refer to the TE0790 Resources Site for further information and firmware download. ## **Gigabit Ethernet Interface** On-board Gigabit Ethernet PHY is provided with Marvell Alaska 88E1512 IC U20. The Ethernet PHY RGMII interface is connected to the Zynq MPSoC Ethernet interface of the PS MIO bank 502. I/O voltage is fixed at 1.8V for HSTL signaling. The reference clock input of the PHY is supplied from the on-board 25.000000 MHz oscillator U21. The LEDs of the RJ-45 MegJack J13 are connected to the System Controller CPLD bank 2, pins Y12, Y13 and Y14. Figure 5: Gigabit Ethernet interface Following table describes the signals and control lines of the Gigabit Ethernet interface of the board: | PHY Pin | Connected to | Notes | |-------------|-------------------------------------|-------------------------------------------------------------| | MDC/MDIO | PS bank 502 MIO76, MIO77 | - | | PHY LED02 | SC CPLD U27, bank 4, pin L5, L1, K1 | see schematic for details, forwarded to RJ45 GbE MagJack J7 | | PHY_CLK125M | SC CPLD U27, bank 4, pin K2 | 125 MHz Ethernet PHY clock out | | CONFIG | pulled up to PS_1V8 | Configuration of PHY address LSB and VDDO level | | RESETn | SC CPLD U27, bank 4, pin L6 | Active low reset line | | RGMII | PS bank 502 MIO64 MIO75 | Reduced Gigabit Media Independent Interface | | SGMII | - | Serial Gigabit Media Independent Interface | | MDI | RJ45 GbE MagJack J13 | Media Dependent Interface | Table 35: Ethernet PHY interface connections ## **USB3** Interface On the TEB0911 board two USB3 Superspeed ports are available to the user, which are downward compatible to USB2 Highspeed. Figure 6: USB3 interface The 4-port USB3 hub is connected to the Zynq MPSoC's PS GTR bank, the USB2 PHY is connected to the PS MIO bank 502: | | IC | Interface | Signal Schematic Names | Connected to | Notes | |--|----|-----------|------------------------|--------------|-------| |--|----|-----------|------------------------|--------------|-------| | USB3 Hub U4 | USB3 Upstream MGT lane | <ul> <li>B505_TX1_P</li> <li>B505_TX1_N</li> <li>B505_RX1_P</li> <li>B505_RX1_N</li> </ul> | PS_MGTRTXP1_505, Y29<br>PS_MGTRTXN1_505, Y30<br>PS_MGTRRXP1_505, AA31<br>PS_MGTRTXN1_505, AA32 | - | |--------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|---| | | USB2 Uptream data LVDS pair | • USB0_D_P<br>• USB0_D_N | USB2 PHY U15<br>Pins: 18,19 | - | | | USB3 Downstream lane | <ul> <li>USB3_RXDN1_D_P</li> <li>USB3_RXDN1_D_N</li> <li>USB3_TXDN1_D_P</li> <li>USB3_TXDN1_D_N</li> <li>USB3_RXDN2_D_P</li> <li>USB3_RXDN2_D_N</li> <li>USB3_TXDN2_D_P</li> <li>USB3_TXDN2_D_N</li> <li>USB3_TXDN2_D_N</li> <li>USB3_TXDN2_D_N</li> </ul> | 2-port USB3 A / RJ-45 connector (stacked) J13 | - | | | USB2 Downstream LVDS pair | <ul> <li>USB2_DN1_D_P</li> <li>USB2_DN1_D_N</li> <li>USB2_DN2_D_P</li> <li>USB2_DN2_D_N</li> </ul> | 2-port USB3 A / RJ-45 connector (stacked) J13 | - | | | I <sup>2</sup> C | USBH_SDA USBH_SCL | USB3 hub U4 Configuration EEPROM U5,<br>8-channel I <sup>2</sup> C-switch U37 | - | | | Control Lines | • USBH_MODE0,<br>• USBH_MODE1<br>• USBH_RST | SC CPLD U27, bank 2 Pins: Y17, Y16, Y15 | - | | USB2 PHY U15 | USB2 ULPI | USB0_STP USB0_NXT USB0_DIR USB0_CLK USB0_DATA0 USB0_DATA7 | PS bank 502 Pins: MIO52 MIO63 | - | | | USB2 data LVDS pair | • USB0_D_P<br>• USB0_D_N | USB3 Hub U4<br>Pins: 71,72 | - | | | Control Lines | • USB0_RST | SC CPLD U27, bank 4<br>Pin: M2 | - | Table 36: USB3 signals and interfaces ## **SFP+ Interface** The TEB0911 board provides the high speed MGT interface connectors "SFP+" (Enhanced small form-factor pluggable) with data transmission rates up to 10 Gbit/s. Block diagram below shows the dependencies between the implied devices which establish the SFP+ interface: Figure 7: SFP+ interface | Connector | Interface | Signal Schematic Name | Connected to | Logic | Notes | |-----------|------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------|-------------------------|-----------------------------------| | SFP+ J9A | MGT Lane | • B129_TX3_P<br>• B129_TX3_N<br>• B129_RX3_P<br>• B129_RX3_N | MGTHTXP3_129, G31<br>MGTHTXN3_129, G32<br>MGTHRXP3_129, F33<br>MGTHRXN3_129, F34 | TX: Output<br>RX: Input | Multi gigabit highspeed data lane | | | I <sup>2</sup> C | • SFP0_SDA<br>• SFP0_SCL | 8-channel I <sup>2</sup> C-switch U37 | BiDir | 2-wire Serial Interface | | | 0 | | 120 0 hit 1/0 Deat Francisco des 1100 | Outrot law astice | Full DV has decided | |----------|------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------------------------|-----------------------------------| | | Control Lines | • SFP0_RS0 | I <sup>2</sup> C 8-bit I/O Port-Expander U86 | Output, low active | Full RX bandwidth | | | | • SFP0_RS1 | | Output, low active | Reduced RX bandwidth | | | | • SFP0_M-DEF0 | | Input, low active | Module present / not present | | | | SFP0_TX_FAULT | | Input, high active | Fault / Normal Operation | | | | • SFP0_LOS | SC CPLD U27, bank 2, pin V8 | Input, high active | Loss of receiver signal | | | | SFP0_TX_DIS | SC CPLD U27, bank 2, pin Y7 | Output, low active | SFP Enabled / Disabled | | SFP+ J9B | MGT Lane | <ul> <li>B129_TX2_P</li> <li>B129_TX2_N</li> <li>B129_RX2_P</li> <li>B129_RX2_N</li> </ul> | MGTHTXP2_129, H29<br>MGTHTXN2_129, H30<br>MGTHRXP2_129, H33<br>MGTHRXN2_129, H34 | TX: Output<br>RX: Input | Multi gigabit highspeed data lane | | | I <sup>2</sup> C | • SFP1_SDA<br>• SFP1_SCL | 8-channel I <sup>2</sup> C-switch U37 | Bidir | 2-wire Serial Interface | | | Control Lines | • SFP1_RS0 | I <sup>2</sup> C 8-bit I/O Port-Expander U86 | Output, low active | Full RX bandwidth | | | | • SFP1_RS1 | | Output, low active | Reduced RX bandwidth | | | | • SFP1_M-DEF0 | | Input, low active | Module present / not present | | | | SFP1_TX_FAULT | | Input, high active | Fault / Normal Operation | | | | • SFP1_LOS | SC CPLD U27, bank 2, pin W7 | Input, high active | Loss of receiver signal | | | | SFP1_TX_DIS | SC CPLD U27, bank 2, pin V7 | Output. low active | SFP Enabled / Disabled | Table 37: SFP+ signals and interfaces ## **SSD** Interface On the TEB0911 UltraRack board one SSD interface is available provided by a NGFF (Next Generation Form Faktor) M.2 socket (Key M) which supports data transmission rates for PCle3, SATA3 and USB3 interfaces. Figure 8: SSD interface | Connector | Interface | Signal Schematic Name | Connected to | Notes | | | | | |-------------------------|---------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------|--|--|--------------|-------------------------------| | M.2-NGFF PCIe Socket U2 | MGT Lane | <ul> <li>B505_TX0_P</li> <li>B505_TX0_N</li> <li>B505_RX0_P</li> <li>B505_RX0_N</li> </ul> | PS_MGTRTXP0_505, AB29<br>PS_MGTRTXN0_505, AB30<br>PS_MGTRRXP0_505, AB33<br>PS_MGTRTXN0_505, AB34 | Multi gigabit highspeed data lane TX: Output RX: Input | | | | | | | Clock Input | • SSD_RCLK_P<br>• SSD_RCLK_N | Quad programmable PLL clock generator U12, CLK0 | Reference clock signal | | | | | | | Control Lines | • SSD1_LED | SC CPLD U27, bank 2, pin AA13 | LED, Output, High active | | | | | | | | | | | | | • SSD1_SLEEP | SC CPLD U27, bank 2, pin AA12 | | | | • SSD1_PERSTN | SC CPLD U27, bank 2, pin AA11 | PCle reset, Input, Low active | | | | | | | | • SSD1_WAKE | SC CPLD U27, bank 2, pin AB11 | PCle Link reactivation, Input, Low active | | | | | | | | • SSD1_CLKRQ | connect to GND | PCIe Clock Request, Low active | | | | | Table 38: SSD signals and interfaces # **DisplayPort Interface** The TEB0911 board provides the high speed DisplayPort interface for visual output. The DisplayPort is connected with two transmit LVDS-pairs of bank 505 PS GTR lanes. Additionally the auxiliary transmit line is established by the SC CPLD in conjunction with a LVDS Line Driver/Receiver. Figure 9: DisplayPort interface Follwowing table contains a brief description of the MGT lanes and control and status signals of the DisplayPort interface: | Connector | Interface | Signal Schematic Name | Connected to | Notes | |---------------------------|----------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------| | DisplayPort Connector J12 | MGT Lane | <ul> <li>B505_TX2_P</li> <li>B505_TX2_N</li> <li>B505_TX3_P</li> <li>B505_TX3_N</li> </ul> | PS_MGTRTXP2_505, W31<br>PS_MGTRTXN2_505, W32<br>PS_MGTRTXP3_505, V29<br>PS_MGTRTXN3_505, V30 | Multi gigabit highspeed data lane (only transmit pairs) TX: Output RX: Input | | | Auxiliary Line | • DP_TX_AUX_P<br>• DP_TX_AUX_N | LVDS Line Driver/Receiver, U30 | Convert signal from single ended to LVDS Single ended signals: 'DP_AUX_TX', 'DP_AUX_RX', SC CPLD U27, bank 2, pins AA14, AB12 | | | Control Lines | DP_TX_HPD | SC CPLD U27, bank 2, pin AA15 | DisplayPort Hot Plug Detect | | | | • DP_EN | LDO U29 | 3.3V Supply Voltage for DisplayPort | Table 39: DisplayPort signals and interfaces # **DDR4 Memory Socket** On the TEB0911 board there is a DDR4 memory interface with a 64-bit databus width available for SO-DIMM modules. Figure 10: DDR4 memory interface Following table gives an overview about the $\mbox{I/O}$ signals of the DDR4 SDRAM memory interface: | Connector | DDR4 SDRAM I/O Signal | Signal Schematic Name | Connected to | Notes | |----------------------------|------------------------|------------------------------------------------------------------|-----------------|----------------| | DDR4 SO-DIMM<br>Socket U13 | Address inputs | • DDR4-A0 DDR4-A16 | PS DDR Bank 504 | - | | | Bank address inputs | • DDR4-BA0 / DDR4-BA1 | | - | | | Bank group inputs | • DDR4-BG0 / DDR4-BG1 | | - | | | Differential clocks | • DDR4-CLK0_P<br>• DDR4-CLK0_N<br>• DDR4-CLK1_P<br>• DDR4-CLK1_N | | 2 x DDR4 clock | | | Data input/output | • DQ0 DQ63 | | - | | | Check bit input/output | • CB0 CB7 | | - | | | | | | | | | | | | | | Data strobe (differential) | <ul> <li>DDR4-DQS0_P</li> <li>DDR4-DQS0_N</li> <li></li> <li>DDR4-DQS8_P</li> <li>DDR4-DQS8_N</li> </ul> | | - | |----------------------------------|----------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------------------------------------------| | Data mask and data bus inversion | • DDR4-DM0 DDR4-DM8 | | - | | Serial address inputs | • DDR4-SA0 DDR4-SA2 | | address range configuration on I <sup>2</sup> C bus | | Control Signals | • DDR4-CS_N0 / DDR4-CS_N1 | | chip selest signal | | | • DDR4-ODT0 / DDR4-ODT1 | | On-die termination enable | | | • DDR4-RESET | | nRESET | | | • DDR4-PAR | | Command and address parity input | | | DDR4-CKE0 / DDR4-CKE1 | | Clock enable | | | • DDR4-ALERT | | CRC error flag | | | • DDR4-ACT | | Activation command input | | | DDR4-EVENT | | Temperature event | | I <sup>2</sup> C | • DDR4-SCL<br>• DDR4-SDA | 8-channel I <sup>2</sup> C<br>switch U37 | - | | | | | | Table 40: DDR4 64-bit memory interface signals and pins Refer to the Xilinx Zynq UltraScale+ datasheet DS925 for more information on whether the specific package of the Zynq UltraScale+ MPSoC supports the maximum data transmission rate of 2400 MByte/s, which also depends on the used SO-DIMM module. ## **CAN Interface** The TEB0911 board provides a CAN interface, the CAN transceiver is connected and operated by the SC CPLD: Figure 11: CAN interface The CAN interface of external devices can be connected via D-SUB 9-pin male connector J3 or to the 6-pin male header J15: | Connector | Signal Schematic Name | Connected to | Notes | |-------------------------------|-----------------------|--------------------------------------------|------------------| | D-SUB 9-pin<br>male connector | • CAN_H | CAN Transceiver U48, pin 7 | - | | J3 | • CAN_L | CAN Transceiver U48, pin 6 | - | | 6-pin male header J15 | • CAN_H | CAN Transceiver U48, pin 7 | - | | | • CAN_L | CAN Transceiver U48, pin 6 | - | | | | | | | CAN Transceiver | Signal Schematic Name | Connected to | Notes | | CAN Transceiver TCAN337 U48 | • CAN_TX | Connected to SC CPLD U27, bank 0, pin C16 | Notes 3.3V VCCIO | | | | | | | | • CAN_TX | SC CPLD U27, bank 0, pin C16 | 3.3V VCCIO | Table 41: CAN interface signals and pins ## **SD Card Interface** The SD Card interface of the TEB0911 board is routed via SD IO interface to the PS MIO bank 501 of the Zynq Ultrascale+ MPSoC (3.3V VCCO). The SC CPLD U27 controls the load switch Q3 to enable the card sockets J11 with signal 'SD\_EN', bank 2, pin U11. The "Card Detect" and "Write Protect" signal are also routed to the SC CPLD: Figure 12: SD Card interface The SD Card socket have following signal and pin assignment: | Connector | Signal Schematic Name | Connected to | Notes | |-----------------------|-----------------------|-------------------------------|---------------| | SD Card<br>Socket J11 | • SD_DAT0 | PS bank 501 Pins: MIO46 MIO51 | - | | | • SD_DAT1 | | - | | | • SD_DAT2 | | - | | | • SD_DAT3 | | - | | | • SD_CMD | | - | | | • SD_CK | | - | | | • SD_CD | SC CPLD U27, bank 2, pin T11 | Card Detect | | | • SD_WP | SC CPLD U27, bank 2, pin T10 | Write Protect | Table 42: SD Card interface signals and connections ## **4-Wire PWM FAN Connectors** The TEB0911 offers 3x 4-wire PWM FAN connectors for optional cooling fans controlled by SC CPLD U27: Figure 13: 4-wire PWM FAN connectors Following table contains a brief description of the control signals of the fan connectors: | Connector | Signal Schematic Name | Connected to | Notes | |----------------------|-----------------------|------------------------------|-------------------------------| | Fan Connector<br>J2 | • F1PWM | SC CPLD U27, bank 0, pin E10 | PWM signal to fan | | | • F1SENSE | SC CPLD U27, bank 0, pin D11 | sense RPM signal of fan | | | • F1_EN | SC CPLD U27, bank 0, pin C8 | enable 12V fan supply voltage | | Fan Connector<br>J23 | • F2PWM | SC CPLD U27, bank 0, pin D9 | PWM signal to fan | | | • F2SENSE | SC CPLD U27, bank 0, pin G12 | sense RPM signal of fan | | | • F2_EN | SC CPLD U27, bank 0, pin B4 | enable 12V fan supply voltage | | Fan Connector<br>J33 | • F3PWM | SC CPLD U27, bank 0, pin B13 | PWM signal to fan | | | • F3SENSE | SC CPLD U27, bank 0, pin A13 | sense RPM signal of fan | | | • F3_EN | SC CPLD U27, bank 0, pin A12 | enable 12V fan supply voltage | ### **PLL Clock Interfaces** The programmable 10-output reference clock generator U17 can be accessed through its I<sup>2</sup>C interface to be programed. The I<sup>2</sup>C interface is connected to the Zynq MPSoc via I<sup>2</sup>C switch U13 and to pin header J22. With the SMA Coaxial connector J25 the clock generator can be supplied with an external clock signal. Figure 14: PLL clock interface | Connector | Signal Schematic Name | Connected to | Notes | |-------------------|-----------------------|-----------------------------|--------------| | Pin Header<br>J22 | • PLL_SCL | clock generator U17, pin 16 | PS_1V8 VCCIO | | | • PLL_SDA | clock generator U17, pin 18 | | | SMA Coax<br>J25 | CLK_PLL_IN | clock generator U17, pin 1 | - | Table 44: Clock generator Si5345A external interfaces # **On-board Peripherals** # **System Controller CPLD** The TEB0911 UltraRack is equipped with one System Controller CPLDs - Lattice Semiconductor LCMXO2-7000HC (MachXO2 Product Family) with the schematic designators U27. The SC-CPLD is the central system management unit where essential control signals are logically linked by the implemented logic in CPLD firmware, which generates output signals to control the system, the on-board peripherals and the interfaces. Interfaces like JTAG and I<sup>2</sup>C between the on-board peripherals and to the FPGA module are by-passed, forwarded and controlled by the System Controller CPLD. Other tasks of the System Controller CPLD are the monitoring of the power-on sequence and to display the programming state of the FPGA module. The functionalities and configuration of the pins depend on the CPLDs' firmware. The documentations of the firmware of SC CPLD U27 contains detailed information on this matter. The Sytem Controller CPLDs are connected to the Zynq Ultrascale+ MPSoC through MIO and PL pins. The signals of these pins are forwarded by the SC CPLD to control some of the on board peripherals. Following block diagram visualizes the connection of the SC CPLDs with the Zynq Ultrascale+ MPSoC via PS MIO pins and singled ended PL pins: Figure 15: I/O's connecting Zynq MPSoC and SC CPLD For detailed information about the current function of the MIO-pin in conjunction with the SC CPLD, the internal signal assignment and implemented logic, refer to the Wiki reference page of the SC CPLD firmware of this board or into the bitstream file of the SC CPLD. The PS\_1V8 and VCCINT\_0V85 voltage levels are monitored by the voltage monitor circuit U89, which generates the POR\_B signal to reset the board if voltage failure occurs. A manual reset is also possible by driving the pin 'MR' on SC CPLD, bank 4, pin L7 to GND. Refer to documentation of the SC CPLD firmware for detailed information to reset the board manually. # **High-speed USB2 ULPI PHY** USB2 PHY U15 is provided by USB3320 from Microchip. The ULPI interface is connected to the Zynq Ultrascale+ PS USB0. I/O voltage is fixed at 1.8V and PHY reference clock input is supplied from the on-board 52.000000 MHz oscillator U16. | PHY Pin | Connected to | Notes | | |--------------------------|--------------|---------------------------------------------------------|--| | ULPI PS bank MIO52 MIO63 | | Zynq Ultrascale+ USB0 MIO pins are connected to the PHY | | | REFCLK | - | 52MHz from on board oscillator U16 | | | REFSEL[02] | - | All pins set to GND selects the external reference clock frequency (52.000000 MHz) | |------------|------------------------------|------------------------------------------------------------------------------------| | RESETB | SC CPLD U27, bank 4, Pin: M2 | Low active USB2 PHY Reset (pulled-up to PS_1.8V) | | DP, DM | 4-port USB3 Hub U4 | USB2 data lane | | CPEN | - | External USB power switch active-high enable signal | | VBUS | 5V | Connected to USB VBUS via a series of resistors, see schematic | | ID | - | For an A-device connect to the ground. For a B-device, leave floating | Table 45: USB PHY interface connections ## 4-port USB3 Hub On the TEB0911 board there are to 2 USB3 Super Speed ports available, which are also downward compatible to USB2 High Speed ports. The USB3 ports are provided by Cypress Semiconductor CYUSB3324 4-port USB3 Hub controller U4. The pin-strap configuration option of the USB3 Hub is disabled, so this controller gets the configuration data and parameter from the configuration EEPROM U5. The I<sup>2</sup>C interface of the EEPROM and the controller are also accessible by the Zynq Ultrascale+ MPSoC through I<sup>2</sup>C switch U37. On the Upstream-side, this controller is connected to the MGT1 lane of MPSoC's PS GT bank 505 to establish the USB3 data lane. For the USB2 interface, the controller is connected to the on-board USB2 PHY U15. The USB2 PHY is connected via ULPI interface (MIO pins 52..63) to MPSoC's MIO bank. The USB3 Hub controller has also an ARM Cortex-M0 controller integrated, refer to the data sheet for further features and programmable options. ## **Gigabit Ethernet PHY** On-board Gigabit Ethernet PHY U20 is provided with Marvell Alaska 88E1512. The Ethernet PHY RGMII interface is connected to the Zynq Ultrascale+ Ethernet0 PS GEM3. I/O voltage is fixed at 1.8V for HSTL signaling. The reference clock input of the PHY is supplied from the on-board 25.000000 MHz oscillator U21. The 125MHz PHY output clock (PHY\_CLK125M) is routed to System Controller CPLD U27, bank 4, pin K2. ### 8-Channel I<sup>2</sup>C Switches All on-board and on-module peripherals with accessible I2C interface are muxed to the I2C interface of the Zynq Ultrascale+ MPSoC as master. For this purpose, the TEB0911 board is equipped with two 8-channel I<sup>2</sup>C switches provided by TCA9548A from Texas Instruments, together creating up to 16 switched I<sup>2</sup>C channels. Refer to the data sheet of the TCA9548A chip how to address and and transmit data to the I<sup>2</sup>C slave devices through this switches. The on-board $I^2C$ bus works with reference voltage 3.3V, it is connected to the MPSoC $I^2C$ interface via PS MIO bank (pins MIO38, MIO39) and configured as master. | MIO | Signal Schematic Name | Notes | |-----|-----------------------|------------------------| | 38 | • I2C_SCL | 3.3V reference voltage | | 39 | • I2C_SDA | 3.3V reference voltage | Table 46: MIO-pin assignment of the module's I<sup>2</sup>C interface The I<sup>2</sup>C switches can be reseted simultanously by the pin 'I2C\_RST', which is connected to SC CPLD U27, bank 4 pin L2 with low active logic. I<sup>2</sup>C addresses (7 bit without read/write-bit) for on-board slave devices are listed in the table below: | I <sup>2</sup> C Slave Devices connected to MPSoC I <sup>2</sup> C Interface | I <sup>2</sup> C<br>Switch<br>Position | I <sup>2</sup> C Slave Address | Schematic Names of I <sup>2</sup> C Bus Lines | |-----------------------------------------------------------------------------------|----------------------------------------|--------------------------------|-----------------------------------------------| | 8-channel I <sup>2</sup> C switch U13 | - | 0x76 | • I2C_SDA / I2C_SCL | | 3-channel I <sup>2</sup> C switch U37 | - | 0x77 | • I2C_SDA / I2C_SCL | | I <sup>2</sup> C Slave Devices connected to 8-channel I <sup>2</sup> C Switch U13 | I <sup>2</sup> C<br>Switch<br>Position | I <sup>2</sup> C Slave Address | Schematic Names of I <sup>2</sup> C Bus Lines | | FMC Connector J7 (FMC D) | 2 | 0x50 | • FMCD_SDA / FMCD_SCL | | FMC Connector J6 (FMC E) | 3 | 0x50 | • FMCE_SDA/FMCE_SCL | | FMC Connector J4 (FMC B) | 4 | 0x50 | FMCB_SDA / FMCB_SCL | | FMC Connector J8 (FMC C) | 5 | 0x50 | • FMCC_SDA/FMCC_SCL | | PLL clock generator U17 Si5345A | 6 | 0x69 | • PLL_SDA/PLL_SCL | | I <sup>2</sup> C Slave Devices connected to 8-channel I <sup>2</sup> C Switch U37 | I <sup>2</sup> C<br>Switch<br>Position | I <sup>2</sup> C Slave Address | Schematic Names of I <sup>2</sup> C Bus Lines | | FMC Connector J10 (FMC A) | 1 | 0x50 | • FMCA_SDA / FMCA_SCL | | FMC Connector J21 (FMC F) | 2 | 0x50 | • FMCF_SDA / FMCF_SCL | | SFP+ Connector J9A | 3 | 0x50 / 0x51 | SFP0_SDA / SFP0_SCL | | 3-bit I <sup>2</sup> C IO Expander U86 (SPF+ connector control signals) | 3 | 0x27 | SFP0_SDA/SFP0_SCL | | SFP+ Connector J9B | 4 | 0x50 / 0x51 | • SFP1_SDA/SFP1_SCL | | PLL clock generator U12 Si5338A | 5 | 0x70 | MEM_SDA / MEM_SCL | | Configuration EEPROM U83 5 0x51 • MEM_SDA / MEM_SCL Configuration EEPROM U45 5 0x52 • MEM_SDA / MEM_SCL Configuration EEPROM U60 5 0x53 • MEM_SDA / MEM_SCL Configuration EEPROM U57 5 0x57 • MEM_SDA / MEM_SCL SC CPLD U27 5 user configurable • MEM_SDA / MEM_SCL | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | Configuration EEPROM U60 5 0x53 • MEM_SDA / MEM_SCL Configuration EEPROM U57 5 0x57 • MEM_SDA / MEM_SCL SC CPLD U27 5 user configurable | | | • MEM_SDA / MEM_SCL Configuration EEPROM U57 5 0x57 • MEM_SDA / MEM_SCL SC CPLD U27 5 user configurable | | | MEM_SDA / MEM_SCL SC CPLD U27 5 user configurable | | | | | | | | | DDR4 SODIMM I <sup>2</sup> C interface 6 module dependent • DDR4-SDA / DDR4-SCL | - | | USB3 Hub U4 7 0x60 • USBH_SDA / USBH_SCI | L | | USB3 Hub configuration EEPROM U5 7 0x51 • USBH_SDA / USBH_SCI | L | **Table 46**: On-board peripherals' I<sup>2</sup>C-interfaces device slave addresses ### **Configuration EEPROMs** The TEB0911 carrier board contains several EEPROMs for configuration and general user purposes. The EEPROMs are provided by Microchip, the I<sup>2</sup>C interfaces of the EEPROM's are multiplexed to the I<sup>2</sup>C switch U37: | EEPROM Modell | Designator | Memory Density | Purpose | |------------------|------------|----------------|----------------------------------| | 24LC128-I/ST | U57 | 128 Kbit | user | | 24AA025E48T-I/OT | U60 | 2 Kbit | user | | 24AA025E48T-I/OT | U45 | 2 Kbit | user | | 24AA025E48T-I/OT | U83 | 2 Kbit | user | | 24LC128-I/ST | U5 | 128 Kbit | USB3 Hub U4 configuration memory | Table 47: On-board configuration EEPROMs overview #### **CAN FD Transceiver** On-board CAN FD (Flexible Data Rate) transceiver U48 is provided by Texas Instruments TCAN337. This controller is the physical layer of the CAN interface and is specified for data rates up to 1 Mbps. The controller has many protection features included to ensure CAN network robustness and to eliminate the need for additional protection circuits. Refer to the data sheet of this transceiver for more details and specifications. The transceiver is connected to System Controller CPLD U27, means it works on this interface with 3.3V VCCIO. The logical signal processing of the CAN interface depends on the current firmware ot the SC CPLD. ### **On-board Flash Memory** On-board QSPI flash memory U24 and U25 on the TEB0911 board is provided by Micron Serial NOR Flash Memory N25Q256A with 256 Mbit (32 MByte) storage capacity each. The QSPI Flash memory ICs are connected to the PS MIO bank (Dual QSPI MIO0 ... MIO12) of the Zynq Ultrascale+ MPSoC. This non volatile memory is used to store initial FPGA configuration. Besides FPGA configuration, remaining free flash memory can be used for user application and data storage. All four SPI data lines are connected to the Zynq MPSoC allowing x1, x2 or x4 data bus widths. Maximum data rate depends on the selected bus width and clock frequency used. The TEB0911 board is also equipped with embedded MMC memory connected to the PS MIO bank (MIO13 ... MIO23) of the Zynq Ultrascale+ MPSoC. The memory is provided by MTFC4GACAJCN-4M IT from Micron Technology. It has a memory density of 32 Gbit (4 GByte) and is sectored into 8 banks a 4 Gbit. | IC | Name | Memory Density | Connected to | Notes | |----------------|--------------------|---------------------|-----------------------|------------------------------------------------------------------| | QSPI Flash U24 | N25Q256A11E1240E | 256 Mbit (32 MByte) | QSPI0: MIO0 MIO5 | dual parallel booting possible, 64 MByte total QSPI Flash memory | | QSPI Flash U25 | N25Q256A11E1240E | 256 Mbit (32 MByte) | QSPI0: MIO7 MIO12 | connected via Dual QSPI MIO0 MIO12 | | eMMC Flash U26 | MTFC4GACAJCN-4M IT | 32 Gbit (4 GByte) | SD0 eMMC: MIO13 MIO23 | bootable eMMC | Table 48: On-board Flash memory ICs overview Quad SPI Flash memory ICs U24 and U25 are connected to the Zynq MPSoC PS QSPI0 interface via PS MIO bank 500, pins MIO0 ... MIO5 and MIO7 ... MIO12 eMMC Flash memory IC U25 is connected to Zynq MPSoC by pins MIO13 ... MIO23. | MIO | Signal Schematic<br>Name | Flash U24<br>Pin | МІО | Signal Schematic<br>Name | Flash U25<br>Pin | MIO | Signal Schematic<br>Name | Flash U26<br>Pin | |-----|--------------------------|------------------|-----|--------------------------|------------------|-----|--------------------------|------------------| | 0 | • MIO0 | B2 | 7 | • MIO7 | C2 | 13 | • MMC-D0 | НЗ | | 1 | • MIO1 | D2 | 8 | • MIO8 | D3 | 14 | • MMC-D1 | H4 | | 2 | • MIO2 | C4 | 9 | • MIO9 | D2 | 15 | • MMC-D2 | H5 | | 3 | • MIO3 | D4 | 10 | • MIO10 | C4 | 16 | • MMC-D3 | J2 | | 4 | • MIO4 | D3 | 11 | • MIO11 | D4 | 17 | • MMC-D4 | J3 | | 5 | • MIO5 | C2 | 12 | • MIO12 | B2 | 18 | • MMC-D5 | J4 | | | | | | | | 19 | • MMC-D6 | J5 | | | | | | | | 20 | • MMC-D7 | J6 | | | | | | | | 21 | MMC-CMD | W5 | | | | | | | | 22 | MMC-CLKR | W6 | | | | | | | | 23 | • MM_RST | U5 | Table 49: PS MIO pin assignment of the Flash memory ICs SPI Flash QE (Quad Enable) bit must be set to high or FPGA is unable to load its configuration from flash during power-on. By default this bit is set to high at the manufacturing plant. #### **Oscillators** The TEB0911 board is equipped several on-board oscillators to provide the Zynq Ultrascale+ MPSoC's PS and PL banks and the on-board peripherals with reference clock-signals: | Clock Source | Signal Schematic Name | Frequency | Clock Input Destination | |----------------------------------------------------------|--------------------------------|---------------|-----------------------------------------------------------------| | SiTime SiT8008BI oscillator, U22 | • PS_CLK | 33.333333 MHz | Zynq MPSoC PS Config Bank 503, pin U24 | | SiTime SiT8008Al oscillator, U16 | • USB_CLK | 52.000000 MHz | USB2 transceiver PHY U15, pin 26 | | Kyocera CX3225SB26000, Y3 | - | 26.000 MHz | 4-port USB3 Hub U4, pin 68/69 | | Kyocera CX3225SB26000, Y2 | • XAXB_P<br>• XAXB_N | 54.000 MHz | PLL clock generator U17, pin 8/9 | | SiTime SiT8008BI oscillator, U21 | • ETH_CLKIN | 25.000000 MHz | Gigabit Ethernet PHY U20, pin 34 | | SiTime SiT8008Al oscillator, U87 optional, not equipped | • CLK_SC | 25.000000 MHz | System Controller CPLD U27, bank 2, pin AA9 | | SiTime SiT8008BI oscillator, U18 | • IN0_P | 25.000000 MHz | PLL clock generator U17, pin 63 | | SiTime SiT8008AI oscillator, U85 | - | 25.000000 MHz | PLL clock generator U12, pin 3 | | DSC1123 oscillator, U92 optional, not equipped | • B505_CLK3_P<br>• B505_CLK3_N | 100.0000 MHz | PS GTR Bank 505 Lane 3, dedicated for DisplayPort, pin U31, U32 | Table 50: Reference clock signal oscillators ### **Programmable Clock Generator Si5338A** There is a Si5338A U12, Silicon Labs $I^2$ C programmable quad PLL clock generator on-board to generate various reference clocks for the Zynq MPSoC MGT banks and on-board peripherals. | Si5338A Pin | Signal Schematic Name | Connected to | Clock Direction | Note | |-------------|-----------------------|---------------|-----------------|---------------------------------------------------------------------| | IN1 | • CLK8_N | U17, pin 54 | Input | Differential reference clock input from PLL clock generator U17 | | IN2 | • CLK8_P | U17, pin 53 | Input | | | IN3 | - | U85, pin 3 | Input | 25.000000 MHz oscillator, Si8008AI | | IN4 | - | GND | Input | LSB (pin 'IN4') of the default I <sup>2</sup> C-adress 0x70 not set | | IN5 | - | Not connected | Input | Not used | | IN6 | - | GND | Input | Not used | |-------|---------------|--------------|--------|-------------------------------------------------------------| | CLK0A | • SSD_RCLK_P | U2, pin 55 | Output | NGFF M.2 PCIe socket (Key M),<br>dedicated as SSD interface | | CLK0B | • SSD_RCLK_N | U2, pin 53 | Output | | | CLK1A | • B505_CLK2_N | U1, pin U27 | Output | PS GTR Bank 505 Lane 2 | | CLK1B | • B505_CLK2_P | U1, pin U28 | Output | | | CLK2A | • B505_CLK1_N | U1, pin W27 | Output | PS GTR Bank 505 Lane 1 | | CLK2B | • B505_CLK1_P | U1, pin W28 | Output | | | CLK3A | • B505_CLK0_P | U1, pin AA27 | Output | PS GTR Bank 505 Lane 0 | | CLK3B | • B505_CLK0_N | U1, pin AA28 | Output | | Table 51: Programmable quad PLL clock generator inputs and outputs ### **Programmable Clock Generator Si5345A** $Following \ table \ shows \ on\ -board \ Silicon \ Labs \ I^2C \ programmable \ Si5345A \ U17 \ 10-output \ programmable \ PLL \ reference \ clock \ generator \ inputs \ and \ outputs:$ | Si5345A Pin | Signal Schematic Name | Connected to | Clock Direction | Note | |-------------|-----------------------|---------------------|-----------------|--------------------------------| | INO | • IN0_P | not connected | Input | Not used | | | • IN0_N | GND | | | | IN1 | • IN1_P | SMA Coax J25, pin 1 | Input | external reference clock input | | | • IN1_N | GND | | | | IN2 | - | not connected | | not used | | | - | not connected | | | | IN3 | - | not connected | Input | not used | | | - | not connected | | | | OUT0 | • CLK0_P | not connected | Output | not used | | | • CLK0_N | not connected | | | | OUT1 | • CLK1_P | U1, pin E8 | Output | GTH bank 229 reference clock input | |-------|----------|---------------|--------|---------------------------------------------------------------| | | • CLK1_N | U1, pin E7 | | | | OUT2 | • CLK2_P | U1, pin B10 | Output | GTH bank 230 reference clock input | | | • CLK2_N | U1, pin B9 | | | | OUT3 | • CLK3_P | U1, pin J8 | Output | GTH bank 228 reference clock input | | | • CLK3_N | U1, pin J7 | | | | OUT4 | • CLK4_P | U1, pin N27 | Output | GTH bank 128 reference clock input | | | • CLK4_N | U1, pin N28 | | | | OUT5 | • CLK5_P | U1, pin J27 | Output | GTH bank 129 reference clock input | | | • CLK5_N | U1, pin J28 | | | | OUT6 | • CLK6_P | U1, pin E27 | Output | GTH bank 130 reference clock input | | | • CLK6_N | U1, pin E28 | | | | OUT7 | • CLK7_P | U27, pin E1 | Output | Clock signal input to SC CPLD, bank 5 | | | • CLK7_N | not connected | | | | OUT8 | • CLK8_P | U12, pin 2 | Output | Differential reference clock input to PLL clock generator U12 | | | • CLK8_N | U12, pin 1 | | | | OUT9 | - | not connected | Output | not used | | | - | not connected | 1 | | | XA/XB | | | Input | Differential quartz oscillator clock input | | | • XAXB_N | | | | Table 52: Programmable 10-output PLL clock generator inputs and outputs The PLL clock generator U17 can be resetted by the low active pin 'PLL\_RST' connected to SC CPLD U27, bank 4, pin L4. The on-board header J22 provides the possibility to program the clock generator U17 via I2C bus (1.8V reference voltage). ### **On-board LEDs** The TEB0911 board is equipped with several LEDs to signal current states and activities. | LED | Color | Connected to | Description and Notes | |-----|-------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------| | D6 | red | Zynq MPSoC U1, pin W21 | Reflects inverted DONE signal. ON when FPGA is not configured, OFF as soon as PL configuration is finished. | | D17 | green | USB3 Hub U4, pin 25 | LED is on if all USB3 and USB2 ports are in the suspend state and is off when one of the ports comes out of the suspend state. | | D18 | green | USB3 Hub U4, pin 4 | LED output for downstream 1 port. | | D19 | green | USB3 Hub U4, pin 63 | LED output for downstream 3 port. | | D2 | red | SC CPLD U27, bank 2, pin AB17 | SFP+ interface status. | | D4 | green | SC CPLD U27, bank 2, pin AB18 | The LEDs are fitted on-board under the SFP+ connector cage. | | D3 | red | SC CPLD U27, bank 2, pin AA16 | The light of the LEDs are conducted to the front of the connector through integrated LED light pipes. | | D5 | green | SC CPLD U27, bank 2, pin AB15 | | | D13 | green | SC CPLD U27, bank 2, pin U12 | functionality depends on the current firmware of the SC CPLD U27 | | D14 | green | SC CPLD U27, bank 2, pin V12 | refer to the documentation | | D15 | green | SC CPLD U27, bank 2, pin W12 | section: LED | | D16 | red | SC CPLD U27, bank 2, pin V13 | | Table 53: On-board LEDs #### **User Buttons** There are two switch buttons available to the user connected to the SC CPLD U27: | Button | Connected to | Notes | |--------|------------------------------|---------------------------------------------------------------------------------------------| | S1 | SC CPLD U27, bank 0, pin F13 | high active logic, connected to 3V3SB, | | S2 | SC CPLD U27, bank 0, pin G13 | functionality depends on the current firmware of the SC CPLD U27 refer to the documentation | Table 54: On-board switch buttons ## **Configuration DIP-switches** There are two 4-bit DIP-witches S3 and S4 present on the TEB0911 board to configure options and set parameters. The following section describes the functionalities of the particular switches. Table below describes the functionalities of the switches of DIP-switches S3 and S4 at their each positions: | DIP-switch Signal Schematic Connected to Functionality Notes Name | 62 | Name | Connected to | Functionality | Notes | |--------------------------------------------------------------------|----|------|--------------|---------------|-------| |--------------------------------------------------------------------|----|------|--------------|---------------|-------| | S3-1 | • PUDC_B | Zynq MPSoC U1, pin AD15 | Positions ON: PUDC_B is Low OFF: PUDC_B is HIGH | Internal pull-up resistors during configuration are enabled at ON-position,means I/O's are 3-stated until configuration of the FPGA completes. | |------------------|--------------------------|---------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | S3-2 | • JTAGENB | SC CPLD U27, bank 0, pin<br>A16 | Positions<br>ON: SC CPLD's JTAG enabled<br>OFF: SC CPLD's JTAG disabled | JTAG interface of the SC CPLD, accessible on XMOD header J35 | | S3-3 | • SC_SW1 | SC CPLD U27, bank 0, pin E17 | set 2-bit code for boot mode selection | TEB0911 CPLD Firmware Documentation Section: Boot Mode | | S3-4 | • SC_SW2 | SC CPLD U27, bank 0, pin D16 | | | | DIP-switch<br>S4 | Signal Schematic<br>Name | Connected to | Functionality | Notes | | | | | | | | S4-1 | • U_SW1 | SC CPLD U27, bank 0, pin D18 | user defined | For functionalities of these switches in the current CPLD firmware, refer to the TEB0911 CPLD Firmware Documentation. | | S4-1<br>S4-2 | • U_SW1 | | user defined | current CPLD firmware, refer to the TEB0911 | | | | D18 SC CPLD U27, bank 0, pin | user defined | current CPLD firmware, refer to the TEB0911 | Table 55: DIP-switch S3 and S4 functionality description ### Power and Power-On Sequence ### **Power Consumption** The maximum power consumption of the board mainly depends on the design running on the FPGA. Xilinx provide a power estimator excel sheets to calculate power consumption. It's also possible to evaluate the power consumption of the developed design with Vivado. See also Trenz Electronic Wiki FAQ. | Power Input | Typical Current | |-------------|-----------------| | 24V VIN | TBD* | Table 56: Typical power consumption, \*to Be Determined soon with reference design setup. Power supply with minimum current capability of 2A for system startup is recommended. If using all FMC connectors with FPGA Mezzanine Cards, a higher current availability of up to 4A is recommended. The TEB0911 UltraRack board is equipped with the Xilinx Zynq UltraScale+ MPSoC delivers a heterogeneous multi-processing system with integrated programmable logic and independently operable elements and is designed to meet embedded system power management requirement by advanced power management features. This features allow to offset the power and heat constraints against overall performance and operational efficiency. This features allowing highly flexible power management are achieved by establishing Power Domains for power isolation. The Zynq UltraScale+ MPSoC has multiple power domains, whereby each power domain requires its own particular on-board DC-DC converters. The Processing System contains three Power Domains: • Battery Power Domain (BBRAM and RTC) - Full-Power Domain (Application Processing Unit, DDR Controller, Graphics Processing Unit and High-Speed Connectivity) Low-Power Domain (Real-Time Processing Unit, Security and Configuration Unit, Platform Management Unit, System Monitor and General Connectivity) • Programmable Logic (PL) ## **Power Distribution Dependencies** There are following dependencies how the initial 24V voltage from the main power jack J34 is distributed to the on-board DC-DC converters, which power up further DC-DC converters and the particular on-board voltages: Figure 16: Power distribution diagram Power distribution to the MPSoC PS and PL units: Figure 17: Power distribution diagram continued - Note: The DC-DC converter U91 LTM4630EY has an integrated temperature diode for device temperature monitoring. The analog signal 'TEMP\_CORE\_DC' on pin J6 of the converter is routed to the dedicated differential analog interface (XADC) of the Zynq MPSoC, pin U18 (V\_P), pin V17 (V\_N) is connected to analog GND. - To avoid any damage to the module, check for stabilized on-board voltages should be carried out(i.e. power good and enable signals) before powering up any SoC's I/O bank voltages VCCO\_x. All I/Os should be tri-stated during power-on sequence. ### **Power-On Sequence** The TEB0911 UltraRack board meets the recommended criteria to power up the Xilinx Zynq UltraScale+ MPSoC properly by keeping a specific sequence of enabling the on-board DC-DC converters dedicated to the particular Power Domains and powering up the on-board voltages. On the TEB0911 UltraRack board following Power Domains will be powered up in a certain sequence with by enable and power-good signals of the DC-DC converters, which are controlled by the System Controller CPLD U27: - 1. Low-Power Domain (LPD) - 2. Programmable Logic (PL) and Full-Power Domain (FPD) - 3. GTH, PS GTR transceiver and DDR memory Hence, those three power instances will be powered up consecutively when the Power-Good signals of the previous instance is asserted. Following diagram describes the sequence of enabling the three power instances utilizing the DC-DC converter control signals (Enable, Power-Good), which will power-up in descending order as listed in the blocks of the diagram. Figure 18: Power-On sequence diagram #### **Power Rails** | Peripheral Designator | VCC / VCCIO Schematic Name | Voltage | Direction | Pins | Notes | |-----------------------|----------------------------|---------|-----------|------------------------------------------------------------------------------------------------------------------|------------------------| | J12 | DP_TX_PWR | 3.3V | Out | Pin 20 | Display-Port Connector | | J9A | SFP_SSD | 3.3V | Out | Pin T15, T16 | SFP+ 2x1 Connector | | J9B | SFP_SSD | 3.3V | Out | Pin L15, L16 | | | J13A | VBUS1 | 5.0V | Out | Pin U1 | USB3 Ports | | J13B | VBUS2 | 5.0V | Out | Pin U10 | | | J11 | - | 3.3V | Out | Pin 4 | MicroSD Card Socket | | B1 | PSBATT | 3.0V | In | Pin + | Battery Holder CR1220 | | U2 | SSD1_3V3_1 | 3.3V | Out | Pin 2, 4 | SSD PCIe connector | | | SSD1_3V3_2 | 3.3V | Out | Pin 70, 72, 74 | | | | SSD1_3V3_3 | 3.3V | Out | Pin 12, 14, 16, 18 | | | U3 | DDR_1V2 | 1.2V | Out | Pin<br>111, 112, 117, 118, 123,<br>124,<br>129, 130, 135, 136, 141, 142,<br>147, 148, 153, 154, 159, 160,<br>163 | DDR4 SO-DIMM socket | | | VPP_SPD | 2.5V | Out | Pin 255, 257, 259 | 1 | Table 57: Power pin description of peripherals' connectors | XMOD / JTAG Designator | VCC / VCCIO Schematic Name | Voltage | Direction | Pins | Notes | |------------------------|----------------------------|---------|-----------|----------|-----------------| | J24 | 3V3SB | 3.3V | Out | Pin 5 | Zynq MPSoC JTAG | | | PS_1V8 | 1.8V | Out | Pin 6 | | | J35 | 3V3SB | 3.3V | Out | Pin 5, 6 | SC CPLD JTAG | Table 58: Power pin description of XMOD/JTAG Connector | Main Power | VCC / VCCIO Schematic Name | Voltage | Direction | Pins | Notes | |------------|----------------------------|---------|-----------|----------|----------------| | J1 | PWR_IN_24V | 24V | In | Pin 2, 4 | 24V Power Jack | Table 59: Power pin description of main power supply connector | FMC Designator | VCC / VCCIO Schematic Name | Voltage | Direction | Pins | Notes | |----------------|----------------------------|---------|-----------|--------------|-------| | J10 | 12V_FMC_AF | 12.0V | Out | Pin C35, C37 | - | | | 3V3VSB | 3.3V | Out | Pin D32 | - | |-----|------------|-------|-----|------------------------|---| | | FMCA_3V3 | 3.3V | Out | Pin D36, D38, D40, C39 | - | | | FMCAF_1V8 | 1.8V | Out | Pin E39, G39, H40, F40 | - | | J21 | 12V_FMC_AF | 12.0V | Out | Pin C35, C37 | - | | | 3V3VSB | 3.3V | Out | Pin D32 | - | | | FMCF_3V3 | 3.3V | Out | Pin D36, D38, D40, C39 | - | | | FMCAF_1V8 | 1.8V | Out | Pin E39, G39, H40, F40 | - | | J4 | 12V | 12.0V | Out | Pin C35, C37 | - | | | 3V3VSB | 3.3V | Out | Pin D32 | - | | | FMCB_3V3 | 3.3V | Out | Pin D36, D38, D40, C39 | - | | | FMCBC_1V8 | 1.8V | Out | Pin E39, G39, H40, F40 | - | | J8 | 12V | 12.0V | Out | Pin C35, C37 | - | | | 3V3VSB | 3.3V | Out | Pin D32 | - | | | FMCC_3V3 | 3.3V | Out | Pin D36, D38, D40, C39 | - | | | FMCBC_1V8 | 1.8V | Out | Pin E39, G39, H40, F40 | - | | J7 | 12V | 12.0V | Out | Pin C35, C37 | - | | | 3V3VSB | 3.3V | Out | Pin D32 | - | | | FMCD_3V3 | 3.3V | Out | Pin D36, D38, D40, C39 | - | | | FMCDE_1V8 | 1.8V | Out | Pin E39, G39, H40, F40 | - | | J6 | 12V | 12.0V | Out | Pin C35, C37 | - | | | 3V3VSB | 3.3V | Out | Pin D32 | - | | | FMCE_3V3 | 3.3V | Out | Pin D36, D38, D40, C39 | - | | | FMCDE_1V8 | 1.8V | Out | Pin E39, G39, H40, F40 | - | | | | | | | | Table 60: Power pin description of FMC connectors | FAN Designator | VCC / VCCIO Schematic Name | Voltage | Direction | Pins | Notes | |----------------|----------------------------|---------|-----------|-------|--------------------------| | J2 | - | 12.0V | Out | Pin 2 | headers for | | J23 | - | 12.0V | Out | Pin 2 | optional cooling<br>FANs | | J33 | - | 12.0V | Out | Pin 2 | | Table 61: Power pin description of FAN connectors ## **Bank Voltages** | Bank | Schematic Name | Voltage | Voltage Range | |-----------------|----------------|---------|-------------------------| | 500 (PS MIO) | PS_1V8 | 1.8V | all bank voltages fixed | | 501 (PS MIO) | 3.3V | 3.3V | | | 502 (PS MIO) | PS_1V8 | 1.8V | | | 503 (PS Config) | PS_1V8 | 1.8V | | | 504 (PS DDR) | DDR_1V2 | 1.2V | | | | | | | | 64 HP | FMCDE_1V8 | 1.8V | |-------|-----------|------| | 65 HP | FMCDE_1V8 | 1.8V | | 66 HP | FMCDE_1V8 | 1.8V | | 67 HP | FMCBC_1V8 | 1.8V | | 44 HD | FMCAF_1V8 | 1.8V | | 47 HD | FMCBC_1V8 | 1.8V | | 48 HD | FMCBC_1V8 | 1.8V | | 49 HD | FMCBC_1V8 | 1.8V | | 50 HD | FMCBC_1V8 | 1.8V | | | | | Table 62: Zynq MPSoC PS/PL VCCO bank voltages ## Variants Currently In Production | Trenz shop TEB9011 overview page | | | |----------------------------------|-------------|--| | English page | German page | | ## **Technical Specifications** ### **Absolute Maximum Ratings** | Parameter | Min | Max | Units | Reference Document | Notes | |-------------------------------------|-------|-------------|-------|-------------------------------------|----------------------------------------------| | VIN supply voltage | -0.3 | 28 | V | TEB0911 Schematic REV03 | - | | VBATT | -0.3 | 6 | V | TPS780180300 data sheet | 1.8V typical output | | PS GTR receiver input | -0.5 | 1.1 | V | Xilinx DS925 data sheet | - | | MGT reference clock input | -0.5 | 1.3 | V | Xilinx DS925 data sheet | supplied from FMC connectors | | GTH transcever input voltage | -0.5 | 1.2 | V | Xilinx DS925 data sheet | - | | PL I/O input voltage (HP / HD bank) | -0.55 | VCCO + 0.55 | V | Xilinx DS925 data sheet | PL bank VCCO voltages are fixed at 1.8V | | PS I/O input voltage | -0.5 | VCCO + 0.55 | V | Xilinx DS925 data sheet | see section 'bank voltages' for PS bank VCCO | | SC CPLD U27 I/O input voltage | -0.5 | 3.75 | V | Lattice MachXO2 familiy data sheet | - | | PLL clock generator input | -0.85 | 3.8 | V | Si5345/44/42 Rev D Data Sheet | supplied through SMA coax J25 | | Storage temperature | -20 | 60 | °C | TVS Diode Array 82402374 data sheet | - | Table 63: Module absolute maximum ratings Λ Assembly variants for higher storage temperature range are available on request. ## **Recommended Operating Conditions** | Parameter | Min | Max | Units | Reference Document | Notes | |--------------------------------------------|------|------------|-------|------------------------------------|----------------------------------------------| | VIN supply voltage | 22 | 25 | V | Schematic REV03 | 24V nominal | | VBATT | 2.2 | 5.5 | V | TPS780180300 data sheet | supplied by 3.0V CR1220 battery | | PL I/O input voltage (HP / HD bank) | -0.2 | VCCO + 0.2 | V | Xilinx DS925 data sheet | PL bank VCCO voltages are fixed at 1.8V | | PS I/O input voltage | -0.2 | VCCO + 0.2 | V | Xilinx DS925 data sheet | see section 'bank voltages' for PS bank VCCO | | SC CPLD U27 I/O input voltage | -0.3 | 3.6 | V | Lattice MachXO2 familiy data sheet | - | | SC CPLD U27 differential I/O input voltage | 0 | 2.605 | V | Lattice MachXO2 familiy data sheet | - | | Operating temperature | 0 | 60 | °C | F455B / Xilinx DS925 data sheet | - | Table 64: Module recommended operating conditions Please check Xilinx datasheet ... for complete list of absolute maximum and recommended operating ratings. ### **Operating Temperature Ranges** The TEB0911 board operational temperature range is 0 °C ... 85 °C without FMC cooling fans M1 ... M6 and NGFF M.2 PCIe socket U2. ### **Physical Dimensions** - Board size: 406mm x 234.30mm. Please download the assembly diagram for exact numbers. - PCB thickness: 1.65 mm. - Please download the step model for exact numbers. All dimensions are given in millimeters. Figure 19: Board physical dimensions drawing Figure 20: Board physical dimensions drawing ## **Revision History** ### **Hardware Revision History** | Date | Revision | Notes | Link to PCN | Documentation Link | |------|----------|----------------------------------|-------------|--------------------| | - | 03 | Current available board revision | - | TEB0911-03 | | - | 02 | Second production release | - | TEB0911-02 | | - | 01 | First production release | - | TEB0911-01 | Table 65: Module hardware revision history Hardware revision number can be found on the PCB board together with the board model number separated by the dash. Figure 20: Board hardware revision number ## **Document Change History** #### Error rendering macro 'pageinfo' Ambiguous method overloading for method jdk. proxy279.\$Proxy4022#hasCon tentLevelPermission. Cannot resolve which method to invoke for [null, class java. lang.String, class com. atlassian.confluence.pages. Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java. lang.String, class com. atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core. ContentEntityObject] # Error rendering macro 'pageinfo' Ambiguous method overloading for method jdk. proxy279.\$Proxy4022#hasCon tentLevelPermission. Cannot resolve which method to invoke for [null, class java. lang.String, class com. atlassian.confluence.pages. Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java. lang.String, class com. atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core. ContentEntityObject] #### Error rendering macro 'pageinfo' Ambiguous method overloading for method jdk. proxy279.\$Proxy4022#hasCon tentLevelPermission. Cannot resolve which method to invoke for [null, class java. lang.String, class com. atlassian.confluence.pages. Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java. lang.String, class com. atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com. atlassian.confluence.core. ContentEntityObject] Figure 1: fixed Zynq to FMC IO count to 148 | 2019-08-27 | v.184 | John Hartfiel | • typo | |------------|-------|---------------|---------------------------------------------------------------------------------------------| | 2019-05-10 | v.183 | John Hartfiel | <ul> <li>correctio n of J8 Pin count description</li> </ul> | | 2018-07-23 | v.182 | Ali Naseri | Initial document | all Error rendering macro 'pageinfo' Ambiguous method overloading for method jdk. proxy279.\$Proxy4022#hasCon tentLevelPermission. Cannot resolve which method to invoke for [null, class java. lang.String, class com. atlassian.confluence.pages. Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java. lang.String, class com. atlassian.confluence.core. ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com. atlassian.confluence.core. ContentEntityObject] Table 66: Document change history #### Disclaimer ### **Data Privacy** Please also note our data protection declaration at https://www.trenz-electronic.de/en/Data-protection-Privacy ## **Document Warranty** The material contained in this document is provided "as is" and is subject to being changed at any time without notice. Trenz Electronic does not warrant the accuracy and completeness of the materials in this document. Further, to the maximum extent permitted by applicable law, Trenz Electronic disclaims all warranties, either express or implied, with regard to this document and any information contained herein, including but not limited to the implied warranties of merchantability, fitness for a particular purpose or non infringement of intellectual property. Trenz Electronic shall not be liable for errors or for incidental or consequential damages in connection with the furnishing, use, or performance of this document or of any information contained herein. #### **Limitation of Liability** In no event will Trenz Electronic, its suppliers, or other third parties mentioned in this document be liable for any damages whatsoever (including, without limitation, those resulting from lost profits, lost data or business interruption) arising out of the use, inability to use, or the results of use of this document, any documents linked to this document, or the materials or information contained at any or all such documents. If your use of the materials or information from this document results in the need for servicing, repair or correction of equipment or data, you assume all costs thereof. #### **Copyright Notice** No part of this manual may be reproduced in any form or by any means (including electronic storage and retrieval or translation into a foreign language) without prior agreement and written consent from Trenz Electronic. #### **Technology Licenses** The hardware / firmware / software described in this document are furnished under a license and may be used /modified / copied only in accordance with the terms of such license. #### **Environmental Protection** To confront directly with the responsibility toward the environment, the global community and eventually also oneself. Such a resolution should be integral part not only of everybody's life. Also enterprises shall be conscious of their social responsibility and contribute to the preservation of our common living space. That is why Trenz Electronic invests in the protection of our Environment. #### REACH, RoHS and WEEE #### **REACH** Trenz Electronic is a manufacturer and a distributor of electronic products. It is therefore a so called downstream user in the sense of REACH. The products we supply to you are solely non-chemical products (goods). Moreover and under normal and reasonably foreseeable circumstances of application, the goods supplied to you shall not release any substance. For that, Trenz Electronic is obliged to neither register nor to provide safety data sheet. According to present knowledge and to best of our knowledge, no SVHC (Substances of Very High Concern) on the Candidate List are contained in our products. Furthermore, we will immediately and unsolicited inform our customers in compliance with REACH - Article 33 if any substance present in our goods (above a concentration of 0,1 % weight by weight) will be classified as SVHC by the European Chemicals Agency (ECHA). #### **RoHS** Trenz Electronic GmbH herewith declares that all its products are developed, manufactured and distributed RoHS compliant. #### WEEE Information for users within the European Union in accordance with Directive 2002/96/EC of the European Parliament and of the Council of 27 January 2003 on waste electrical and electronic equipment (WEEE). Users of electrical and electronic equipment in private households are required not to dispose of waste electrical and electronic equipment as unsorted municipal waste and to collect such waste electrical and electronic equipment separately. By the 13 August 2005, Member States shall have ensured that systems are set up allowing final holders and distributors to return waste electrical and electronic equipment at least free of charge. Member States shall ensure the availability and accessibility of the necessary collection facilities. Separate collection is the precondition to ensure specific treatment and recycling of waste electrical and electronic equipment and is necessary to achieve the chosen level of protection of human health and the environment in the European Union. Consumers have to actively contribute to the success of such collection and the return of waste electrical and electronic equipment. Presence of hazardous substances in electrical and electronic equipment results in potential effects on the environment and human health. The symbol consisting of the crossed-out wheeled bin indicates separate collection for waste electrical and electronic equipment. Trenz Electronic is registered under WEEE-Reg.-Nr. DE97922676. Ambiguous method overloading for method jdk.proxy279.\$Proxy4022#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence.pages.Page] due to overlapping prototypes between: [interface com. atlassian.confluence.user.ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] 02 Sept 2017