# **TE0741 CPLD**

# Table viewontents

Firmware for PCB CPLD with designator U7. CPLD Device in Chain: LCMX02-256HC

• 1 Overview Feature Summary 1 Firmware Revision and supported PCB Revision 2 Product Specification
 2 Product Specification
 Product Specification
 Reset
 2.2 Functional Description
 LED
 2.2.2 Functional Description
 LED
 2.2.2 Reset
 2.2.2 Reset
 2.2.2 Reset

- - - 2.2.3 Power

# Firmware Revision and supported PCB Revision

• 3.1 Revision Changes

- 3.1 Revision Changes
   See Documefit GRange History
   3.3 Legal Notices
   3.4 Data Privacy
   3.5 Document Warranty
   Product 3 Deciri Ication
   3.7 Copyright Notice
   3.8 Technology Licenses
   Port Description Hotel
   4 Table of contents

| Name / opt.<br>VHD Name | Direction   | Pin | Pullup/Down | Bank Power | Description                                                                                                                             |  |
|-------------------------|-------------|-----|-------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|
| C_LED                   | _LED out 17 |     | none        | 3.3V       | Green LED D4,<br>blinking pattern<br>according to<br>different states                                                                   |  |
| DONE                    | in          | 28  | up          | 3.3V       | FPGA Done<br>signal, also<br>connected to<br>green LED D3. Is<br>OFF when FPGA<br>configured.                                           |  |
| F_TCK / C_TCK           | out         | 9   | none        | 3.3V       | FPGA JTAG                                                                                                                               |  |
| F_TDI / C_TDI           | out         | 21  | none        | 3.3V       | FPGA JTAG                                                                                                                               |  |
| F_TDO / C_TDO           | in          | 5   | none        | 3.3V       | FPGA JTAG                                                                                                                               |  |
| F_TMS / C_TMS           | out         | 4   | none        | 3.3V       | FPGA JTAG                                                                                                                               |  |
| GND                     |             | 10  |             | 3.3V       | GND                                                                                                                                     |  |
| GND                     |             | 11  |             | 3.3V       | GND                                                                                                                                     |  |
| GND                     |             | 12  |             | 3.3V       | GND                                                                                                                                     |  |
| GND                     |             | 13  |             | 3.3V       | GND                                                                                                                                     |  |
| GND                     |             | 14  |             | 3.3V       | connected to GND                                                                                                                        |  |
| JTAGMODE                |             | 26  |             | 3.3V       | Enable JTAG<br>access to CPLD<br>for Firmware<br>update ( LOW-'0' :<br>JTAG signales<br>routed to module,<br>HIGH-'1' : CPLD<br>access) |  |

| MODE        | in    | 16 |      | 3.3V | / currently_not_used                                                                        |
|-------------|-------|----|------|------|---------------------------------------------------------------------------------------------|
| PG_ALL      | in    | 27 | up   | 3.3V | Power sense from<br>1V/1.8V/3.3V/3.<br>3VIN                                                 |
| PGOOD       | inout | 25 | up   | 3.3V | Power Good. Low,<br>if power failed,<br>internal pullup<br>activated                        |
| PROG_B      | out   | 23 | none | 3.3V | FPGA Prog_B                                                                                 |
| RESIN       | in    | 8  | up   | 3.3V | external reset from B2B                                                                     |
| TCK / M_TCK | in    | 30 | none | 3.3V | B2B JTAG                                                                                    |
| TDI / M_TDI | in    | 32 | up   | 3.3V | B2B JTAG                                                                                    |
| TDO / M_TDO | out   | 1  | none | 3.3V | B2B JTAG                                                                                    |
| TMS / M_TMS | in    | 29 | up   | 3.3V | B2B JTAG                                                                                    |
| XIO         | in    | 20 | none | 3.3V | FPGA IO from<br>Bank14 H26, Can<br>be used to control<br>LED D4 if no error<br>state occurs |

## **Functional Description**

#### **JTAG**

JTAG signals routed directly through the CPLD to FPGA. Access between CPLD and FPGA can be multiplexed via JTAGEN (logical one for CPLD, logical zero for FPGA) on JM1-89.

#### Reset

PROG\_B is triggered by RESIN or PG\_ALL.

#### **Power**

PG\_ALL is used to trigger PROG\_B Reset in case of power failure. This case is also indicated by the green LED D4.

PGOOD is set low, if PG\_ALL failed otherwise high impedance. Internal pullup is activated.

PGOOD can be drive to low from carrier, this will be indicated by LED subsequency only.

#### LED

| LED D4 Green | D D4 Green     |          |                                                                                      |  |  |  |  |
|--------------|----------------|----------|--------------------------------------------------------------------------------------|--|--|--|--|
| Status       | Blink Sequence | Priority | Comment                                                                              |  |  |  |  |
| Reset        | ******* ~3Hz   | 1        | external Reset is set                                                                |  |  |  |  |
| Power failed | *****000       | 2        | PG_ALL Problem (1.8V or 3.3 V)                                                       |  |  |  |  |
| PGOOD Low    | ****0000       | 3        | PGOOD is set low from<br>carrier or the power monitor<br>U11 noticed a power failure |  |  |  |  |
| DONE         | *0000000       | 4        | Module not programmed                                                                |  |  |  |  |

| idle | OFF | 5 | Module ready and programmed. In this case        |
|------|-----|---|--------------------------------------------------|
|      |     |   | LED D4 can be controlled by<br>FPGA - XIO Signal |

# Appx. A: Change History and Legal Notices

# **Revision Changes**

CPLD REV2 to REV03

- added JTAG DELAY and Pullmode constraints
  XIO can be used to control LED D4

CPLD REV01 to REV02

- add PGOOD functionality
- new LED status sequence

## **Document Change History**

To get content of older revision got to "Change History" of this page and select older document revision number.

| Date       | Document<br>Revision | CPLD<br>Firmware<br>Revision                 | Supported<br>PCB Revision | Authors              | Description                                  | Firmware<br>release                                                   |
|------------|----------------------|----------------------------------------------|---------------------------|----------------------|----------------------------------------------|-----------------------------------------------------------------------|
|            |                      | REV03                                        | REV02 - REV05             |                      | Update                                       |                                                                       |
| Error      | r                    | ıge-info'                                    |                           |                      | Document<br>Style                            |                                                                       |
| Ambi       |                      | rendering macro 'pa<br>ding for method jdk.p |                           |                      | rendering macro 'pa<br>mission. Cannot resol |                                                                       |
|            | Ambi                 | guous method overloa                         | ading for method jdk.p    | rı Ambi              | glaas©omeelmoldeveelFlee                     | rdissióor. ©ethræd jelsø                                              |
|            |                      |                                              |                           |                      | J                                            |                                                                       |
| 2023-12-13 | v.7                  | REV03                                        | REV02 - REV05             | Waldemar<br>Hanemann | Revision 03                                  | 2023-12-13<br>SC-PGM-(TE0741-<br>005_SC0741-<br>003_20231213.<br>zip) |
| 2018-08-29 | v.4                  | REV02                                        | REV02,REV03               | John Hartfiel        | <ul> <li>Revision 02<br/>released</li> </ul> | 2018-08-29 (SC-<br>PGM-TE0741-<br>0203_SC0741-<br>02_20180829.zip)    |
| 2028-03-08 | v.2                  | REV01                                        | REV02,REV03               | John Hartfiel        | Revision 01                                  | 2014-07-02                                                            |

|  | All |  |       |                     |                       |                                       |
|--|-----|--|-------|---------------------|-----------------------|---------------------------------------|
|  |     |  |       |                     |                       |                                       |
|  |     |  | Error | rendering macro 'pa | ige-info'             |                                       |
|  |     |  | Ambig | uous method overloa | ding for method jdk.p | roxy279.\$Proxy4022#hasContentLevelPe |
|  |     |  |       |                     |                       |                                       |

### **Legal Notices**

### **Data Privacy**

Please also note our data protection declaration at https://www.trenz-electronic.de/en/Data-protection-Privacy

### **Document Warranty**

The material contained in this document is provided "as is" and is subject to being changed at any time without notice. Trenz Electronic does not warrant the accuracy and completeness of the materials in this document. Further, to the maximum extent permitted by applicable law, Trenz Electronic disclaims all warranties, either express or implied, with regard to this document and any information contained herein, including but not limited to the implied warranties of merchantability, fitness for a particular purpose or non infringement of intellectual property. Trenz Electronic shall not be liable for errors or for incidental or consequential damages in connection with the furnishing, use, or performance of this document or of any information contained herein.

## **Limitation of Liability**

In no event will Trenz Electronic, its suppliers, or other third parties mentioned in this document be liable for any damages whatsoever (including, without limitation, those resulting from lost profits, lost data or business interruption) arising out of the use, inability to use, or the results of use of this document, any documents linked to this document, or the materials or information contained at any or all such documents. If your use of the materials or information from this document results in the need for servicing, repair or correction of equipment or data, you assume all costs thereof.

## **Copyright Notice**

No part of this manual may be reproduced in any form or by any means (including electronic storage and retrieval or translation into a foreign language) without prior agreement and written consent from Trenz Electronic.

## **Technology Licenses**

The hardware / firmware / software described in this document are furnished under a license and may be used /modified / copied only in accordance with the terms of such license.

### **Environmental Protection**

To confront directly with the responsibility toward the environment, the global community and eventually also oneself. Such a resolution should be integral part not only of everybody's life. Also enterprises shall be conscious of their social responsibility and contribute to the preservation of our common living space. That is why Trenz Electronic invests in the protection of our Environment.

## **REACH, RoHS and WEEE**

#### REACH

Trenz Electronic is a manufacturer and a distributor of electronic products. It is therefore a so called downstream user in the sense of REACH. The products we supply to you are solely non-chemical products (goods). Moreover and under normal and reasonably foreseeable circumstances of application, the goods supplied to you shall not release any substance. For that, Trenz Electronic is obliged to neither register nor to provide safety data sheet. According to present knowledge and to best of our knowledge, no SVHC (Substances of Very High Concern) on the Candidate List are contained in our products. Furthermore, we will immediately and unsolicited inform our customers in compliance with REACH - Article 33 if any substance present in our goods (above a concentration of 0,1 % weight by weight) will be classified as SVHC by the European Chemicals Agency (ECHA).

#### RoHS

Trenz Electronic GmbH herewith declares that all its products are developed, manufactured and distributed RoHS compliant.

#### WEEE

Information for users within the European Union in accordance with Directive 2002/96/EC of the European Parliament and of the Council of 27 January 2003 on waste electrical and electronic equipment (WEEE).

Users of electrical and electronic equipment in private households are required not to dispose of waste electrical and electronic equipment as unsorted municipal waste and to collect such waste electrical and electronic equipment separately. By the 13 August 2005, Member States shall have ensured that systems are set up allowing final holders and distributors to return waste electrical and electronic equipment at least free of charge. Member States shall ensure the availability and accessibility of the necessary collection facilities. Separate collection is the precondition to ensure specific treatment and recycling of waste electrical and electronic equipment and is necessary to achieve the chosen level of protection of human health and the environment in the European Union. Consumers have to actively contribute to the success of such collection and the return of waste electrical and electronic equipment. Presence of hazardous substances in electrical and electronic equipment results in potential effects on the environment and human health. The symbol consisting of the crossed-out wheeled bin indicates separate collection for waste electrical and electronic equipment.

Trenz Electronic is registered under WEEE-Reg.-Nr. DE97922676.

#### Error rendering macro 'page-info'

Ambiguous method overloading for method jdk.proxy279.\$Proxy4022#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence. pages.Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user. ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core. ContentEntityObject]