Page History
...
- FPGA_IO1 (AE16 of RFSoC) is connected with CPLD_IO2 (S1-3 Dip switch on the carrier board) when the FPGA is programmed correctly otherweise this pin is high impedance. After programming of the FPGA can user control use this pin himselfas input.
- FPGA_IO0 (AE18 of RFSOC) is connected with LED on the RFSoC module (D1) if the FPGA is programmed completely otherweise this LED (D1) blinks according to the power stage state of the power-on sequencing of the FPGA.
Component | Designator | Pin Name | Pin Number | Board | Interface | Connected in the Hardware with | Designator | Pin Name | Pin Number | Board | after programming the FPGA connected with | Designator | Pin Name | Pin Number | Board |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Dip Switch | S1-3 | CPLD_IO2 | --- | TEB0835 | B2B | CPLD | U31 | CPLD_IO2 | 40 | TE0835 | FPGA | U1 | FPGA_IO1 | AE16 | TE0835 |
FPGA | U1 | FPGA_IO0 | AE18 | TE0835 | --- | CPLD | U31 | FPGA_IO0 | 27 | TE0835 | LED | D1 | --- | --- | TE0835 |
...
Date | Document Revision | CPLD Firmware Revision | Supported PCB Revision | Authors | Description | ||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
|
| REV01 | REV02, REV01 |
|
| ||||||||||||||||||||||
2020-08-18 | v.4 | REV00 | REV01 | Ivan Girshchenko / Mohsen Chamanbaz |
| ||||||||||||||||||||||
All |
|
...
Overview
Content Tools