Page properties |
---|
|
Design Name is always "TE Series Name" + Design name, for example "TE0720 Test Board"
Date | Version | Changes | Author |
---|
20222023- | 0806- | 2413 | 3.1. | 11- Modification from link "available short link"
| ma | 16 | - Design flow:
- added alternative programming files in Petalinux
- added chapter FSBL Patch in Software Design - Petalinux
| ma | 2023-06-01 | 2022-01-25 | 3.1. | 1015 | | QSPI-Boot mode and SD-Boot mode. Is implemented in BOOT.bincorrected Boot Source File in Boot Script-File | ma | 2023-06-01 | 3.1.14 | - expandable lists for revision history and supported hardware
| wh | 2023-05-25 | ma | 2022-01-14 | 3.1. | 9- extended notes for microblaze boot process with linux
- add u.boot.dtb to petalinux notes
- add dtb to prebuilt content
- replace 20.2 with 21.2
| jh | 13 | - updated according to Vivado 2022.2
| ma | 2023-02-08 | 2021-06-28 | 3.1. | 8 | ma | 2021-06-0112 | - removed content of
- Special FSBL for QSPI programming
| ma | 2022-08-24 | 3.1. | 7 | jh | 2021-05-0411 | - Modification from link "available short link"
| ma | 2022-01-25 | 3.1. | 610 | | zynq_ from zynq_fsbl- u-boot.dtb from QSPI-Boot mode and SD-Boot mode. Is implemented in BOOT.bin
- corrected Boot Source File in Boot Script-File
| ma | 2022-01-14 | 3.1.9 | - extended notes for microblaze boot process with linux
- add u.boot.dtb to petalinux notes
- add dtb to prebuilt content
- replace 20.2 with 21.2
| jh | 2021-06 | ma | 2021-04-28 | 3.1. | 58 | | macro "Scroll ignore" for suppression of horizontal dividing lines during .pdf-export | ma | 2021- | 0406- | 2701 | 3.1.7 | | jh | 2021-05-04 | 3.1.6 | | ma | 2021-04-28 | 3.1.5 | | ma | 2021-04-27 | 3.1.4 | | ma |
| 3.1.3 | | ma |
| 3.1.2 | minor typing corrections replaced SDK by Vitis changed from / to \ for windows paths replaced <design name> by <project folder> added "" for path names added boot.src description added USB for programming
| ma |
| 3.1.1 | swapped order from prebuilt files minor typing corrections removed Win OS path length from Design flow, added as caution in Design flow
| ma |
| 3.1 | |
|
| 3.0 | |
|
|
Page properties |
---|
|
Important General Note: Export PDF to download, if vivado revision is changed! Designate all graphics and pictures with a number and a description, Use "Scroll Title" macro ...
|
Overview
Scroll Ignore |
---|
scroll-pdf | true |
---|
scroll-office | true |
---|
scroll-chm | true |
---|
scroll-docbook | true |
---|
scroll-eclipsehelp | true |
---|
scroll-epub | true |
---|
scroll-html | true |
---|
|
|
Design Example with minimum PS Setup (DDR, QSPI, UART0) only for custom boards or easier debug via Vitis.Refer to http://trenz.org/te0803-info for the current online version of this manual and other available documentation.
Key Features
Excerpt |
---|
Vitis/Vivado 20212022.2.1 QSPI Custom Carrier (minimum PS Design with available module components only) Modified FSBL (some additional outputs only)
|
Revision History
Expand |
---|
|
Scroll Title |
---|
anchor | Table_DRH |
---|
title-alignment | center |
---|
title | Design Revision History |
---|
| Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Date | Vivado | Project Built | Authors | Description |
---|
| 202210172021.1 | TE0803-test_board-vivado_2022.2-build_8_20230914124756.zip TE0803-test_board_noprebuilt-vivado_2022.2-build_8_20230914124756.zip | Manuela Strücker | - 2022.2 update
- new assembly variants
| 2022-10-17 | 2021.2.1 | TE0803-test_board-vivado_2021.2-build_18_20221017093148.zip TE0803-test_board_noprebuilt-vivado_2021.2-build_18_20221017093148.zip | Manuela Strücker | | 2022-08-30 | 2021.2.1 | TE0803-test_board-vivado_2021.2-build_15_20220830131430.zip TE0803-test_board_noprebuilt-vivado_2021.2-build_15_20220830131430.zip | Manuela Strücker | | 2022-04-05 | 2021.2 | TE0803-test_board-vivado_2021.2-build_11_20220405100116.zip TE0803-test_board_noprebuilt-vivado_2021.2-build_11_20220405100116.zip | Manuela Strücker | | 2021-09-06 | 2020.2 | TE0803-test_board-vivado_2020.2-build_7_20210906104518.zip TE0803-test_board_noprebuilt-vivado_2020.2-build_7_20210906104536.zip | Manuela Strücker | - 2020.2 update
- update document style
| 2020-04-06 | 2019.2 | TE0803-test_board-vivado_2019.2-build_9_20200406081019.zip TE0803-test_board_noprebuilt-vivado_2019.2-build_9_20200406081036.zip | John Hartfiel | | 2020-03-25 | 2019.2 | TE0803-test_board-vivado_2019.2-build_8_20200325082253.zip TE0803-test_board_noprebuilt-vivado_2019.2-build_8_20200325082311.zip | John Hartfiel | | 2020-01-23 | 2019-2 | TE0803-test_board-vivado_2019.2-build_3_20200123070036.zip TE0803-test_board_noprebuilt-vivado_2019.2-build_3_20200123070049.zip | John Hartfiel | | 2019-5-06 | 2018.3 | TE0803-test_board_noprebuilt-vivado_2018.3-build_05_20190506161948.zip TE0803-test_board-vivado_2018.3-build_05_20190506161936.zip | John Hartfiel | custom FSBL new assembly variants
| 2018-10-26 | 2018.2 | TE0803-test_board_noprebuilt-vivado_2018.2-build_03_20181026141705.zip TE0803-test_board-vivado_2018.2-build_03_20181026141651.zip | John Hartfiel | | 2018-08-14 | 2018.2 | TE0803-test_board_noprebuilt-vivado_2018.2-build_02_20180814103119.zip TE0803-test_board-vivado_2018.2-build_02_20180814103105.zip | John Hartfiel | | 2018-07-13 | 2018.2 | TE0803-test_board_noprebuilt-vivado_2018.2-build_02_20180713085721.zip TE0803-test_board-vivado_2018.2-build_02_20180713085704.zip | John Hartfiel | | 2018-05-17 | 2017.4 | TE0803-test_board_noprebuilt-vivado_2017.4-build_09_20180517152118.zip TE0803-test_board-vivado_2017.4-build_09_20180517152103.zip | John Hartfiel | | 2018-04-11 | 2017.4 | TE0803-test_board_noprebuilt-vivado_2017.4-build_07_20180411081821.zip TE0803-test_board-vivado_2017.4-build_07_20180411081757.zip | John Hartfiel | | 2018-02-13 | 2017.4 | TE0803-test_board_noprebuilt-vivado_2017.4-build_06_20180213120257.zip TE0803-test_board-vivado_2017.4-build_06_20180213120229.zip | John Hartfiel | | 2018-02-05 | 2017.4 | TE0803-test_board-vivado_2017.4-build_05_20180205101915.zip TE0803-test_board_noprebuilt-vivado_2017.4-build_05_20180205101943.zip | John Hartfiel | | 2018-01-31 | 2017.4 | TE0803-test_board-vivado_2017.4-build_05_20180131124202.zip TE0803-test_board_noprebuilt-vivado_2017.4-build_05_20180131124215.zip | John Hartfiel | | 2018-01-18 | 2017.4 | TE0803-test_board-vivado_2017.4-build_05_20180118160549.zip TE0803-test_board_noprebuilt-vivado_2017.4-build_05_20180118160604.zip | John Hartfiel | | 2017-11-16 | 2017.2 | TE0803-test_board-vivado_2017.2-build_05_20171116152716.zip TE0803-test_board_noprebuilt-vivado_2017.2-build_05_20171116154619.zip | John Hartfiel | | 2017-11-14 | 2017.2 | TE0803-test_board-vivado_2017.2-build_05_20171114090712.zip TE0803-test_board_noprebuilt-vivado_2017.2-build_05_20171114090725.zip | John Hartfiel | |
|
|
Release Notes and Know Issues
Page properties |
---|
|
Notes :- add known Design issues and general notes for the current revision
- do not delete known issue, add fixed version time stamp if issue fixed
|
Scroll Title |
---|
anchor | Table_KI |
---|
title-alignment | center |
---|
title | Known Issues |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Issues | Description | Workaround | To be fixed version |
---|
Xilinx Software | Incompatibility of board files for ZynqMP with eMMC activated between 2021.2 and 2021.2.1 patch, see Xilinx Forum Request | use corresponding board files for the Vivado versions | -- | QSPI Flash | Flash programming is not supported with boot mode QSPI or SD. | If flash programming fails, configure device for JTAG boot mode and try again or use older Vivado Versions for programming. (Vivado 2020.2 or 2019.2) | -- |
|
Requirements
Software
Page properties |
---|
|
Notes : - list of software which was used to generate the design
|
Scroll Title |
---|
anchor | Table_SW |
---|
title-alignment | center |
---|
title | Software |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Software | Version | Note |
---|
Vitis | 20212022.2.1 | needed, Vivado is included into Vitis installation |
|
Hardware
Page properties |
---|
|
Notes : - list of hardware which was used to generate the design
- mark the module and carrier board, which was used tested with an *
|
Basic description of TE Board Part Files is available on
TE Board Part Files.Complete List is available on "<project folder>\board_files\*_board_files.csv"
Design supports following modules:
Expand |
---|
|
Scroll Title |
---|
anchor | Table_HWM |
---|
title-alignment | center |
---|
title | Hardware Modules |
---|
| Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
tableStyling | confluence |
---|
sortEnabled |
---|
|
| falseModule Model | Board Part Short Name | PCB Revision Support | DDR | QSPI Flash | EMMC | Others | Notes |
---|
TE0803-01-02EG-1E | 2eg_2gb | REV01 | 2GB | 64MB | NA | NA | NA | TE0803-01-02CG-1E | 2cg_2gb | REV01 | 2GB | 64MB | NA | NA | NA | TE0803-01-03EG-1E | 3eg_2gb | REV01 | 2GB | 64MB | NA | NA | NA | TE0803-01-03CG-1E | 3cg_2gb | REV01 | 2GB | 64MB | NA | NA | NA | TE0803-01-02EG-1EA | 2eg_2gb | REV01 | 2GB | 128MB | NA | NA | NA | TE0803-01-02CG-1EA | 2cg_2gb | REV01 | 2GB | 128MB | NA | NA | NA | TE0803-01-03EG-1EA | 3eg_2gb | REV01 | 2GB | 128MB | NA | NA | NA | TE0803-01-03CG-1EA | 3cg_2gb | REV01 | 2GB | 128MB | NA | NA | NA | TE0803-02-03EG-1EB | 3eg_4gb | REV02|REV01 | 4GB | 128MB | NA | NA | NA | TE0803-01-04CG-1EA | 4cg_2gb | REV01 | 2GB | 128MB | NA | NA | NA | TE0803-02-04EV-1EA | 4ev_2gb | REV02|REV01 | 2GB | 128MB | NA | NA | NA | TE0803-01-04EV-1E3 | 4ev_2gb | REV01 | 2GB | 128MB | NA | 1 mm connectors | NA | TE0803-01-04EG-1EA | 4eg_2gb | REV01 | 2GB | 128MB | NA | NA | NA | TE0803-01-04CG-1EB | 4cg_2gb | REV01 | 2GB | 256MB | NA | NA | NA | TE0803-01-05EV-1EA | 5ev_2gb | REV01 | 2GB | 128MB | NA | NA | NA | TE0803-01-05EV-1IA | 5ev_i_2gb | REV01 | 2GB | 128MB | NA | NA | NA | TE0803-02-04EV-1E3 | 4ev_4gb | REV02 | 4GB | 128MB | NA | 1 mm connectors | NA | TE0803-02-04EG-1E3 | 4eg_4gb | REV02 | 4GB | 128MB | NA | 1 mm connectors | NA | TE0803-03-2AE11-A | 2cg_2gb | REV03 | 2GB | 128MB | NA | NA | NA | TE0803-03-2BE11-A | 2eg_2gb | REV03 | 2GB | 128MB | NA | NA | NA | TE0803-03-3AE11-A | 3cg_2gb | REV03 | 2GB | 128MB | NA | NA | NA | TE0803-03-3BE11-A | 3eg_2gb | REV03 | 2GB | 128MB | NA | NA | NA | TE0803-03-4AE11-A | 4cg_2gb | REV03 | 2GB | 128MB | NA | NA | NA | TE0803-03-4BE11-A | 4eg_2gb | REV03 | 2GB | 128MB | NA | NA | NA | TE0803-03-4BE21-L | 4eg_4gb | REV03 | 4GB | 128MB | NA | 1 mm connectors | NA | TE0803-03-4BI21-A | 4eg_i_4gb | REV03 | 4GB | 128MB | NA | NA | NA | TE0803-03-4DE11-A | 4ev_2gb | REV03 | 2GB | 128MB | NA | NA | NA | TE0803-03-4DE21-L | 4ev_4gb | REV03 | 4GB | 128MB | NA | 1 mm connectors | NA | TE0803-03-4GE21-L | 4eg_2_4gb | REV03 | 4GB | 128MB | NA | 1 mm connectors | NA | TE0803-03-5DE11-A | 5ev_2gb | REV03 | 2GB | 128MB | NA | NA | NA | TE0803-03-5DI21-A | 5ev_i_4gb | REV03 | 4GB | 128MB | NA | NA | NA | TE0803-03-3RI21-A | 3eg_li_4gb | REV03 | 4GB | 128MB | NA | NA | NA | TE0803-03-3BI21-A | 3eg_i_4gb | REV03 | 4GB | 128MB | NA | NA | NA | TE0803-03-4DI21-L | 4ev_i_4gb | REV03 | 4GB | 128MB | NA | 1 mm connectors | NA | TE0803-03-4GI11-A | 4eg_2i_2gb | REV03 | 2GB | 128MB | NA | NA | NA | TE0803-03-4GE11-A | 4eg_2_2gb | REV03 | 2GB | 128MB | NA | NA | NA | TE0803-03-4GI21-A | 4eg_2i_4gb | REV03 | 4GB | 128MB | NA | NA | NA | TE0803-03-5BE11-A | 5eg_2gb | REV03 | 2GB | 128MB | NA | NA | NA | TE0803-03-5DI24-A | 5ev_i_4gb | REV03 | 4GB | 512MB | NA | NA | NA | TE0803-03-4BI21-X | 4eg_i_4gb | REV03 | 4GB | 128MB | NA | NA | U41 replaced with diode | TE0803-03-3BE21-A | 3eg_4gb | REV03 | 4GB | 128MB | NA | NA | NA | TE0803-03-3BE31-A* | 3eg_8gb | REV03 | 8GB | 128MB | NA | NA | dual die ddr | TE0803-04-2AE11-A | 2cg_2gb | REV04 | 2GB | 128MB | NA | NA | NA | TE0803-04-2BE11-A | 2eg_2gb | REV04 | 2GB | 128MB | NA | NA | NA | TE0803-04-3AE11-A | 3cg_2gb | REV04 | 2GB | 128MB | NA | NA | NA | TE0803-04-3BE11-A | 3eg_2gb | REV04 | 2GB | 128MB | NA | NA | NA | TE0803-04-4BE21-L | 4eg_4gb | REV04 | 4GB | 128MB | NA | 1 mm connectors | NA | TE0803-04-4BI21-A | 4eg_i_4gb | REV04 | 4GB | 128MB | NA | NA | NA | TE0803-04-4BI21-X | 4eg_i_4gb | REV04 | 4GB | 128MB | NA | NA | U41 replaced with diode | TE0803-03-4BI61-A | 4eg_8gb | REV03 | 8GB | 128MB | NA | NA | dual die ddr | TE0803-03-4BI61-X | 4eg_8gb | REV03 | 8GB | 128MB | NA | NA | dual die ddr | TE0803-04-4BI61-A | 4eg_8gb | REV04 | 8GB | 128MB | NA | NA | dual die ddr | TE0803-04-4BI61-X | 4eg_8gb | REV04 | 8GB | 128MB | NA | NA | dual die ddr | TE0803-04-4DE11-A | 4ev_2gb | REV04 | 2GB | 128MB | NA | NA | NA | TE0803-04-4DE21-L | 4ev_4gb | REV04 | 4GB | 128MB | NA | 1 mm connectors | NA | TE0803-04-4DI21-L | 4ev_i_4gb | REV04 | 4GB | 128MB | NA | 1 mm connectors | NA | TE0803-03-4DI21-D | 4ev_i_4gb | REV03 | 4GB | 128MB | NA | NA | NA | TE0803-04-4DI21-D | 4ev_i_4gb | REV04 | 4GB | 128MB | NA | NA | NA | TE0803-04-4GE21-L | 4eg_2_4gb | REV04 | 4GB | 128MB | NA | 1 mm connectors | NA | TE0803-04-4GI21-A | 4eg_2i_4gb | REV04 | 4GB | 128MB | NA | NA | NA | TE0803-04-5BE11-A | 5eg_2gb | REV04 | 2GB | 128MB | NA | NA | NA | TE0803-04-5DE11-A | 5ev_2gb | REV04 | 2GB | 128MB | NA | NA | NA | TE0803-04-5DI21-A | 5ev_i_4gb | REV04 | 4GB | 128MB | NA | NA | NA | TE0803-03-S003 | 4ev_2gb | REV04 | 2GB | 128MB | NA | NA | CAO | TE0803-03-S006 | 4ev_4gb | REV04 | 4GB | 128MB | NA | 1 mm connectors | CAO | TE0803-04-4BE11-A | 4eg_2gb | REV04 | 2GB | 128MB | NA | NA | CAO | TE0803-03-S005 | 4eg_2gb | REV03 | 2GB | 128MB | NA | NA | CAO: TE0803-03-4BI1?-A | TE0803-04-S009 | 4eg_2_4gb | REV04 | 4GB | 128MB | NA | 1 mm connectors | CAO: TE0803-04-4GE21-L | TE0803-04-S011 | 4eg_2_4gb | REV04 | 4GB | 64MB | NA | 1 mm connectors | CAO: TE0803-04-4GE25-L | TE0803-04-4AE11-A | 4cg_2gb | REV04 | 2GB | 128MB | NA | NA | NA | TE0803-04-S012 | 2cg_2gb | REV04 | 2GB | 128MB | NA | NA | CAO |
|
*used as reference |
Note: Design contains also Board Part Files for TE0803+TEBF0808 configuration, this board part files are not used for this reference design.Design supports following carriers:
Scroll Title |
---|
anchor | Table_HWC |
---|
title-alignment | center |
---|
title | Hardware Carrier |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Carrier Model | Notes |
---|
Custom PCB | use simple Board Part files, if MIO connected is different to TEBF0808 |
TEBF0808* | Used as reference carrier. Important: CPLD Firmware REV07 or newer is recommended |
TEBT0808-01 | Change UART0 to UART1 (MIO68...69) and regenerate design |
*used as reference
Additional HW Requirements:
Scroll Title |
---|
anchor | Table_AHW |
---|
title-alignment | center |
---|
title | Additional Hardware |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Additional Hardware | Notes |
---|
--- | --- |
*used as reference
Content
For general structure and usage of the reference design, see Project Delivery - AMD devices
Design Sources
Scroll Title |
---|
anchor | Table_DS |
---|
title-alignment | center |
---|
title | Design sources |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Type | Location | Notes |
---|
Vivado | <project folder>\block_design <project folder>\constraints <project folder>\ip_lib <project folder>\board_files | Vivado Project will be generated by TE Scripts |
Vitis | <project folder>\sw_lib | Additional Software Template for Vitis and apps_list.csv with settings automatically for Vitis app generation |
TE0803-03-4DE21-LZ | 4ev_4gb | REV03 | 4GB | 128MB | NA | 1 mm connectors | NA | TE0803-03-3AE11-AK | 3cg_2gb | REV03 | 2GB | 128MB | NA | NA | NA | TE0803-04-4AE11-AK | 4cg_2gb | REV04 | 2GB | 128MB | NA | NA | NA | TE0803-04-4DE11-AZ | 4ev_2gb | REV04 | 2GB | 128MB | NA | NA | NA | TE0803-04-S013 | 3cg_2gb | REV04 | 2GB | 128MB | NA | NA | NA | TE0803-04-S014 | 4eg_2_4gb | REV04 | 4GB | 64MB | NA | 1 mm connectors | CAO: TE0803-04-4GE2?-LZ | TE0803-04-S016 | 4cg_2gb | REV04 | 2GB | 128MB | NA | NA | NA | TE0803-04-S017 | 2eg_2gb | REV04 | 2GB | 128MB | NA | NA | NA | TE0803-04-S018 | 4eg_2_4gb | REV04 | 4GB | 128MB | NA | 1 mm connectors | NA | TE0803-04-S020 | 4cg_2gb | REV04 | 2GB | 128MB | NA | NA | NA | TE0803-04-3BE21-L | 3eg_4gb | REV04 | 4GB | 128MB | NA | NA | NA | TE0803-04-4AE11-AZ | 4cg_2gb | REV04 | 2GB | 128MB | NA | NA | NA | TE0803-04-4DE21-LZ | 4ev_4gb | REV04 | 4GB | 128MB | NA | 1 mm connectors | NA | TE0803-04-3AE11-AK | 3cg_2gb | REV04 | 2GB | 128MB | NA | NA | NA | TE0803-04-S022 | 4eg_2_4gb | REV04 | 4GB | 128MB | NA | 1 mm connectors | CAO: TE0803-04-4GE21-LZ | TE0803-04-S023 | 4eg_2_4gb | REV04 | 4GB | 128MB | NA | 1 mm connectors | CAO: TE0803-04-4GE81-L | TE0803-04-4BE11-AK | 4eg_2gb | REV04 | 2GB | 128MB | NA | NA | NA | TE0803-04-S026 | 5ev_i_4gb | REV04 | 4GB | 128MB | NA | NA | CAO: TE0803-04-5DI21-A | TE0803-04-2BE11-AK | 2eg_2gb | REV04 | 2GB | 128MB | NA | NA | NA | TE0803-04-S010 | 5ev_2gb | REV04 | 2GB | 128MB | NA | NA | CAO: TE0803-04-5DE11-A |
*used as reference |
|
Note: Design contains also Board Part Files for TE0803+TEBF0808 configuration, this board part files are not used for this reference design.Design supports following carriers:
Scroll Title |
---|
anchor | Table_HWC |
---|
title-alignment | center |
---|
title | Hardware Carrier |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Carrier Model | Notes |
---|
Custom PCB | use simple Board Part files, if MIO connected is different to TEBF0808 | TEBF0808* | Used as reference carrier. Important: CPLD Firmware REV07 or newer is recommended | TEBT0808-01 | Change UART0 to UART1 (MIO68...69) and regenerate design |
*used as reference |
Additional HW Requirements:
Scroll Title |
---|
anchor | Table_AHW |
---|
title-alignment | center |
---|
title | Additional Hardware |
---|
|
Additional Sources
Scroll Title |
---|
anchor | Table_ADS |
---|
title-alignment | center |
---|
title | Additional design sources |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Type | Location | Notes |
---|
--- | --- | --- |
Prebuilt
Page properties |
---|
|
Notes :
prebuilt filesTemplate Table: Scroll Title |
---|
anchor | Table_PF |
---|
title-alignment | center |
---|
title | Prebuilt files |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
File | File-Extension | Description |
---|
BIF-File | *.bif | File with description to generate Bin-File |
BIN-File | *.bin | Flash Configuration File with Boot-Image (Zynq-FPGAs) |
BIT-File | *.bit | FPGA (PL Part) Configuration File |
Boot Script-File | *.scr | Distro Boot Script file |
DebugProbes-File | *.ltx | Definition File for Vivado/Vivado Labtools Debugging Interface |
Debian SD-Image | *.img | Debian Image for SD-Card |
Diverse Reports | --- | Report files in different formats |
Hardware-Platform-Description-File | *.xsa | Exported Vivado hardware description file for Vitis and PetaLinux |
LabTools Project-File | *.lpr | Vivado Labtools Project File |
MCS-File | *.mcs | Flash Configuration File with Boot-Image (MicroBlaze or FPGA part only) |
MMI-File | *.mmi | File with BRAM-Location to generate MCS or BIT-File with *.elf content (MicroBlaze only) |
OS-Image | *.ub | Image with Linux Kernel (On Petalinux optional with Devicetree and RAM-Disk) |
Software-Application-File | *.elf | Software Application for Zynq or MicroBlaze Processor Systems |
SREC-File | *.srec | Converted Software Application for MicroBlaze Processor Systems |
Scroll Title |
---|
anchor | Table_PF |
---|
title-alignment | center |
---|
title | Prebuilt files (only on ZIP with prebult content) |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Additional Hardware | FileNotesFile |
---|
--- | Extension | Description | BIF---File |
---|
* .bif | File with description to generate Bin-File |
BIN-File | *.bin | Flash Configuration File with Boot-Image (Zynq-FPGAs) |
BIT-File | *.bit | FPGA (PL Part) Configuration File |
Diverse Reports | --- | Report files in different formats |
Hardware-Platform-Description-File | *.xsa | Exported Vivado hardware description file for Vitis and PetaLinux |
LabTools Project-File | *.lpr | Vivado Labtools Project File |
Software-Application-File | *.elf | Software Application for Zynq or MicroBlaze Processor Systems |
Download
Reference Design is only usable with the specified Vivado/Vitis/PetaLinux version. Do never use different Versions of Xilinx Software for the same Project.
Content
For general structure and usage of the reference design, see Project Delivery - AMD devices
Design Sources
Scroll Title |
---|
anchor | Table_DS |
---|
title-alignment | center |
---|
title | Design sources |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Type | Location | Notes |
---|
Vivado | <project folder>\block_design <project folder>\constraints <project folder>\ip_lib <project folder>\board_files | Vivado Project will be generated by TE Scripts | Vitis | <project folder>\sw_lib | Additional Software Template for Vitis and apps_list.csv with settings automatically for Vitis app generation |
|
Additional Sources
Scroll Title |
---|
anchor | Table_ADS |
---|
title-alignment | center |
---|
title | Additional design sources |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Type | Location | Notes |
---|
--- | --- | --- |
|
Prebuilt
Page properties |
---|
|
Notes : - prebuilt files
- Template Table:
Scroll Title |
---|
anchor | Table_PF |
---|
title-alignment | center |
---|
title | Prebuilt files |
---|
| Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
File | File-Extension | Description |
---|
BIF-File | *.bif | File with description to generate Bin-File | BIN-File | *.bin | Flash Configuration File with Boot-Image (Zynq-FPGAs) | BIT-File | *.bit | FPGA (PL Part) Configuration File | Boot Script-File | *.scr | Distro Boot Script file | DebugProbes-File | *.ltx | Definition File for Vivado/Vivado Labtools Debugging Interface | Debian SD-Image | *.img | Debian Image for SD-Card | Diverse Reports | --- | Report files in different formats | Device Tree | *.dts | Device tree (2 possible, one for u-boot and one for linux) | Hardware-Platform-Description-File | *.xsa | Exported Vivado hardware description file for Vitis and PetaLinux | LabTools Project-File | *.lpr | Vivado Labtools Project File | MCS-File | *.mcs | Flash Configuration File with Boot-Image (MicroBlaze or FPGA part only) | MMI-File | *.mmi | File with BRAM-Location to generate MCS or BIT-File with *.elf content (MicroBlaze only) | OS-Image | *.ub | Image with Linux Kernel (On Petalinux optional with Devicetree and RAM-Disk) | Software-Application-File | *.elf | Software Application for Zynq or MicroBlaze Processor Systems | SREC-File | *.srec | Converted Software Application for MicroBlaze Processor Systems |
|
|
Scroll Title |
---|
anchor | Table_PF |
---|
title-alignment | center |
---|
title | Prebuilt files (only on ZIP with prebult content) |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
File | File-Extension | Description |
---|
BIF-File | *.bif | File with description to generate Bin-File | BIN-File | *.bin | Flash Configuration File with Boot-Image (Zynq-FPGAs) | BIT-File | *.bit | FPGA (PL Part) Configuration File | Diverse Reports | --- | Report files in different formats | Hardware-Platform-Description-File | *.xsa | Exported Vivado hardware description file for Vitis and PetaLinux | LabTools Project-File | *.lpr | Vivado Labtools Project File | Software-Application-File | *.elf | Software Application for Zynq or MicroBlaze Processor Systems |
|
Download
Reference Design is only usable with the specified Vivado/Vitis/PetaLinux version. Do never use different Versions of Xilinx Software for the same Project.
Page properties |
---|
|
|
Page properties |
---|
|
|
Reference Design is available on:
Design Flow
Scroll Ignore |
---|
scroll-pdf | true |
---|
scroll-office | true |
---|
scroll-chm | true |
---|
scroll-docbook | true |
---|
scroll-eclipsehelp | true |
---|
scroll-epub | true |
---|
scroll-html | true |
---|
|
|
Note |
---|
Reference Design is available with and without prebuilt files. It's recommended to use TE prebuilt files for first launch. |
Trenz Electronic provides a tcl based built environment based on Xilinx Design Flow.
See also:
The Trenz Electronic FPGA Reference Designs are TCL-script based project. Command files for execution will be generated with "_create_win_setup.cmd" on Windows OS and "_create_linux_setup.sh" on Linux OS.
TE Scripts are only needed to generate the vivado project, all other additional steps are optional and can also executed by Xilinx Vivado/Vitis GUI. For currently Scripts limitations on Win and Linux OS see: Project Delivery Currently limitations of functionality
Note |
---|
Caution! Win OS has a 260 character limit for path lengths which can affect the Vivado tools. To avoid this issue, use Virtual Drive or the shortest possible names and directory locations for the reference design (for example "x:\<project folder>") |
Run _create_win_setup.cmd/_create_linux_setup.sh and follow instructions on shell:
Code Block |
---|
language | bash |
---|
theme | Midnight |
---|
title | _create_win_setup.cmd/_create_linux_setup.sh |
---|
|
------------------------Set design paths----------------------------
-- Run Design with: _create_win_setup
-- Use Design Path: <absolute project path>
--------------------------------------------------------------------
-------------------------TE Reference Design---------------------------
--------------------------------------------------------------------
-- (0) Module selection guide, project creation...prebuilt export...
-- (1) Create minimum setup of CMD-Files and exit Batch
-- (2) Create maximum setup of CMD-Files and exit Batch
-- (3) (internal only) Dev
-- (4) (internal only) Prod
-- (c) Go to CMD-File Generation (Manual setup)
-- (d) Go to Documentation (Web Documentation)
-- (g) Install Board Files from Xilinx Board Store (beta)
-- (a) Start design with unsupported Vivado Version (beta)
-- (x) Exit Batch (nothing is done!)
----
Select (ex.:'0' for module selection guide): |
Press 0 and enter to start "Module Selection Guide"
- Createproject and follow instructions of the product selection guide, settings file will be configured automatically during this process.
Create hardware description file (.xsa file) for PetaLinux project and export to prebuilt folder
Code Block |
---|
language | py |
---|
theme | Midnight |
---|
title | run on Vivado TCL (Script generates design and export files into "<project folder>\prebuilt\hardware\<short name>") |
---|
|
TE::hw_build_design -export_prebuilt |
Info |
---|
Using Vivado GUI is the same, except file export to prebuilt folder. |
Generate Programming Files with Vitis
Code Block |
---|
language | py |
---|
theme | Midnight |
---|
title | run on Vivado TCL (Script generates applications and bootable files, which are defined in "test_board\sw_lib\apps_list.csv") |
---|
|
TE::sw_run_vitis -all
TE::sw_run_vitis (optional; Start Vitis from Vivado GUI or start with TE Scripts on Vivado TCL) |
Note |
---|
TCL scripts generate also platform project, this must be done manually in case GUI is used. See Vitis |
Launch
Scroll Ignore |
---|
scroll-pdf | true |
---|
scroll-office | true |
---|
scroll-chm | true |
---|
scroll-docbook | true |
---|
scroll-eclipsehelp | true |
---|
scroll-epub | true |
---|
scroll-html | true |
---|
|
|
Programming
Note |
---|
Check Module and Carrier TRMs for proper HW configuration before you try any design. Reference Design is also available with prebuilt files. It's recommended to use TE prebuilt files for first launch. |
Xilinx documentation for programming and debugging: Vivado/Vitis/SDSoC-Xilinx Software Programming and Debugging
Get prebuilt boot binaries
- Run _create_win_setup.cmd/_create_linux_setup.sh and follow instructions on shell
- Press 0 and enter to start "Module Selection Guide"
- Select assembly version
- Validate selection
Select create and open delivery binary folder
Info |
---|
Note: Folder "<project folder>\_binaries_<Article Name>" with subfolder "boot_<app name>" for different applications will be generated |
QSPI-Boot mode
- Connect JTAG and power on carrier with module
Open Vivado Project with "vivado_open_existing_project_guimode.cmd" or if not created, create with "vivado_create_project_guimode.cmd"
Code Block |
---|
language | py |
---|
theme | Midnight |
---|
title | run on Vivado TCL (Script programs BOOT.bin on QSPI flash) |
---|
|
TE::pr_program_flash -swapp hello_te0803 |
SD-Boot mode
This does not work, because SD controller is not selected on PS.
JTAG
Load configuration and Application with Vitis Debugger into device
Usage
QSPI Boot:
Prepare HW like described on section Programming
Connect UART USB (most cases same as JTAG)
Select QSPI as Boot Mode
Info |
---|
Note: See TRM of the Carrier, which is used. |
Power On PCB
Expand |
---|
|
1. ZynqMP Boot ROM loads FSBL from QSPI into OCM, 2. FSBL init the PS, programs the PL using the bitstream and loads PMU, ATF and U-boot from QSPI into DDR, |
System Design - Vivado
Scroll Ignore |
---|
scroll-pdf | true |
---|
scroll-office | true |
---|
scroll-chm | true |
---|
scroll-docbook | true |
---|
scroll-eclipsehelp | true |
---|
scroll-epub | true |
---|
scroll-html | true |
---|
|
|
Block Design
Scroll Title |
---|
anchor | Figure_BD |
---|
title-alignment | center |
---|
title | Block Design |
---|
|
|
PS Interfaces
Activated interfaces:
Scroll Title |
---|
anchor | Table_PSI |
---|
title-alignment | center |
---|
title | PS Interfaces |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Type | Note |
---|
DDR |
| QSPI | MIO | UART0 | MIO, please select other one, if you have connected UART to second controller or other MIO | SWDT0..1 |
| TTC0..3 |
|
|
Constrains
Basic module constrains
Code Block |
---|
language | ruby |
---|
title | _i_bitgen.xdc |
---|
|
set_property BITSTREAM.GENERAL.COMPRESS TRUE [current_design]
set_property BITSTREAM.CONFIG.UNUSEDPIN PULLNONE [current_design] |
Design specific constrain
Not needed.
Software Design - Vitis
Scroll Ignore |
---|
scroll-pdf | true |
---|
scroll-office | true |
---|
scroll-chm | true |
---|
scroll-docbook | true |
---|
scroll-eclipsehelp | true |
---|
scroll-epub | true |
---|
scroll-html | true |
---|
|
|
For Vitis project creation, follow instructions from:
Vitis
Application
Vitis
Application
Page properties |
---|
|
---------------------------------------------------------- FPGA Example |
Page properties |
---|
|
hidden | true |
---|
id | Comments---------------------------------------------------------- FPGA Example scuMCS Firmware to configure SI5338 and Reset System. srec_spi_bootloaderTE modified 20212022.2 SREC Bootloader to load app or second bootloader from flash into DDR Descriptions: - Modified Files: blconfig.h, bootloader.c
- Changes:
- Add some console outputs and changed bootloader read address.
- Add bugfix for 2018.2 qspi flash
xilisf_v5_11TE modified 2021.2 xilisf_v5_11 Changed default Flash type to 5.2022.2 xilisf_v5_11 - Changed default Flash type to 5.
---------------------------------------------------------- Zynq Example: ---------------------------------------------------------- Zynq Example: fsblTE modified 20212022.2 FSBL General: Module Specific: - Add Files: all TE Files start with te_*
- READ MAC from EEPROM and make Address accessible by UBOOT (need copy defines on uboot platform-top.h)
- CPLD access
- Read CPLD Firmware and SoC Type
- Configure Marvell PHY
fsbl_flashTE modified 2021.2 FSBL General: - Modified Files: main.c
- General Changes:
- Display FSBL Banner
- Set FSBL Boot Mode to JTAG
- Disable Memory initialisation
---------------------------------------------------------- ZynqMP Example: ---------------------------------------------------------- zynqmp_fsblTE modified 20212022.2 FSBL General: - Modified Files: xfsbl_main.c, xfsbl_hooks.h/.c, xfsbl_board.h/.c (search for 'TE Mod' on source code)
- Add Files: te_xfsbl_hooks.h/.c (for hooks and board)
- General Changes:
- Display FSBL Banner and Device Name
Module Specific: - Add Files: all TE Files start with te_*
- Si5338 Configuration
- ETH+OTG Reset over MIO
zynqmp_fsbl_flashTE modified 2021.2 FSBL General: - Modified Files: xfsbl_initialisation.c, xfsbl_hw.h, xfsbl_handoff.c, xfsbl_main.c
- General Changes:
- Display FSBL Banner
- Set FSBL Boot Mode to JTAG
- Disable Memory initialisation
zynqmp_pmufw: - Add Files: all TE Files start with te_*
- Si5338 Configuration
- ETH+OTG Reset over MIO
zynqmp_pmufwXilinx default PMU firmware. ---------------------------------------------------------- General Example:Xilinx default PMU firmware. ----------------------------------------------------------General Example: hello_te0820Hello TE0820 is a Xilinx Hello World example as endless loop instead of one console output. u-bootU-Boot.elf is generated with PetaLinux. Vitis is used to generate Boot.bin. |
Template location: "<project folder>\sw_lib\sw_apps\"
zynqmp_fsbl
TE modified 20212022.2 FSBL
General:
- Modified Files: xfsbl_main.c, xfsbl_hooks.h/.c, xfsbl_board.h/.c (search for 'TE Mod' on source code)
- Add Files: te_xfsbl_hooks.h/.c (for hooks and board)
- General Changes:
- Display FSBL Banner and Device Name
zynqmp_fsbl_flash
TE modified 2021.2 FSBLGeneral:
- Modified Files: xfsbl_initialisation.c, xfsbl_hw.h, xfsbl_handoff.c, xfsbl_main.c
- General Changes:
- Display FSBL Banner
- Set FSBL Boot Mode to JTAG
- Disable Memory initialisation
hello_te0803
Hello TE0803 is a Xilinx Hello World example as endless loop instead of one console output.
Additional Software
Scroll Ignore |
---|
scroll-pdf | true |
---|
scroll-office | true |
---|
scroll-chm | true |
---|
scroll-docbook | true |
---|
scroll-eclipsehelp | true |
---|
scroll-epub | true |
---|
scroll-html | true |
---|
|
|
No additional software is needed.
Appx. A: Change History and Legal Notices
Scroll Ignore |
---|
scroll-pdf | true |
---|
scroll-office | true |
---|
scroll-chm | true |
---|
scroll-docbook | true |
---|
scroll-eclipsehelp | true |
---|
scroll-epub | true |
---|
scroll-html | true |
---|
|
|
Document Change History
To get content of older revision go to "Change History" of this page and select older document revision number.
Page properties |
---|
|
- Note this list must be only updated, if the document is online on public doc!
- It's semi automatically, so do following
Add new row below first Copy "Page Information Macro (date)" Macro-Preview, Metadata Version number, Author Name and description to the empty row. Important Revision number must be the same as the Wiki document revision number Update Metadata = "Page Information Macro (current-version)" Preview+1 and add Author and change description. --> this point is will be deleted on newer pdf export template - Metadata is only used of compatibility of older exports
|
Scroll Title |
---|
anchor | Table_dch |
---|
title-alignment | center |
---|
title | Document change history. |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
widths | 2*,*,3*,4* |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Date | Document Revision | Authors | Description |
---|
Page info |
---|
| modified-date |
---|
| modified-date |
---|
dateFormat | yyyy-MM-dd |
---|
|
| Page info |
---|
infoType | Current version |
---|
dateFormat | yyyy-MM-dd |
---|
prefix | v. |
---|
type | Flat |
---|
|
| Page info |
---|
infoType | Modified by |
---|
type | Flat |
---|
|
| - Release 2022.2
- new assembly variants
| 2022-10-17 | v.33 | Manuela Strücker | | 2022-09-06 | v.32 | Manuela Strücker | | 2022-07-15 | v.30 | Manuela Strücker | | 2021-09-09 | v.25 | Manuela Strücker | | 2020-04-06 | v.24 | John Hartfiel | | 2020-03-25 | v.23 | John Hartfiel | | 2020-01-23 | v.22 | John Hartfiel | | 2019-05-07 | v.21 | John Hartfiel | | 2018-10-26 | v.18 | John Hartfiel | | 2018-08-14 | v.16 | John Hartfiel | | 2018-07-13 | v.15 | John Hartfiel | | 2018-05-18 | v.14 | John Hartfiel | | 2018-04-11 | v.13 | John Hartfiel | | 2018-04-03 | v.11 | John Hartfiel | | 2018-01-18 | v.6 | John Hartfiel | | 2017-11-16 | v.4 | John Hartfiel | | 2017-11-14 | v.3 | John Hartfiel | |
| All | Page info |
---|
| modified-users |
---|
| modified-users |
---|
|
|
|
|
Legal Notices
Include Page |
---|
| IN:Legal Notices |
---|
| IN:Legal Notices |
---|
|