Page History
...
TE0712-01-* | TE0712-02-* |
Changes
#1 added pullup on SPI "hold"
Type: Enhancement
Reason: Makes SPI accessible in case Quad bit is cleared and HOLD pin is pulled low by onchip on chip pulldown
Impact: None
#2 added Testpoints
Type: Improvement
Reason: Improvement of production tests
Impact: None
#3 Routed MII clock pin additionally to FPGA
Type: Enhancement
Reason: Allows DDR clock to be different from PHY clock
Impact: None
#4 Added Testpoints
Type: Layout change
Reason: Improve production testing
Impact: None
#5 routed one more PLL clock output to FPGA
Type: Enhancement
Reason: In case needed one One more clock is available from PLL
Impact: None
#6 Added I2C SCL Pullup
Type: Enhancement
Reason: It allows AXI_I2C to be used without defining on-chip pullup on SCL line
Impact: None
Method of Identification
The model code and revision number (e.g. TE0712-01 or TE0720-02) are printed on the top side of the PCB.
Production Shipment Schedule
...
Overview
Content Tools