...
Bank | Type | Connector | I/O Signal Count | Voltage | Notes |
---|---|---|---|---|---|
34 | HR | P1 | 8 | 3.33V | P0 - P7 |
34 | HR | P2 | 8 | 3.33V | P24 - P31 |
34 | HR | P2 | 10, 5 LVDS pairs | 3.33V | |
34 | HR | J1 | 6 | 3.33V | X2A - X2F |
34 | HR | J2 | 2 | 3.33V | |
34 | HR | J3 | 4 | 3.33V | X1A - X1D |
35 | HR | P1 | 8, 4 LVDS pairs | 3.33V |
Table 3: Zynq SoC PL I/O signals overview.
...
Quad SPI Flash (U5) is connected to the Zynq SoC PS QSPI0 interface via PS MIO bank 500, pins MIO1 ... MIO6.
Zynq SoC's MIO | Signal Name | U5 Pin |
---|---|---|
1 | SPI0 |
-CS | 1 |
2 | SPI0 |
-DQ0/ |
M0 | 5 |
3 | SPI0 |
-DQ1/ |
M1 | 2 |
4 | SPI0 |
-DQ2/ |
M2 | 3 |
5 | SPI0 |
-DQ3/ |
M3 | 7 |
6 | SPI0 |
-SCK | 6 |
Table 35: Quad SPI interface signals and connections.
TE0723 TE0722 module has on-board 3.3V SD Card socket (J10J8) with card detect switch wired to the Zynq SoC PS MIO bank 500501, pins MIO28 .. MIO33 and MIO49.
Zynq SoC's |
---|
MIO | Connected To | Signal Name |
---|
28 | J8 |
-7 | DAT0 |
29 |
J8-3 | CMD |
30 |
J8-5 | CLK |
31 |
J8-8 | DAT1 |
32 |
J8-1 |
DAT2 |
33 |
J8-2 | CD/DAT3 | |
49 | J8-G4 | Card detect switch |
Table 46: SD card socket interface signals.
I2C interface pins SCL and SDA from the Zynq SoC PL bank 34 are connected to the connector J1. There are no on-board I2C slave devices.
Zynq SoC's |
---|
MIO | Connected To | Signal Name |
---|
Table 7: Zynq SoC I2C interface.
I2C interface pins SCL and SDA from the Zynq SoC PL bank 34 are connected to the connector J1. There are no on-board I2C slave devices.
MIO36 | U4-2 | SCL |
MIO37 | U4-1 | SDA |
Table 7: Zynq SoC I2C interface signals.
MIO | Function | Connector Pin | Notes | ||||
---|---|---|---|---|---|---|---|
0 | - | - | - | ||||
1 | QSPI | - | SPI Flash-CS | ||||
2 | QSPI | -SPI Flash-DQ0 | |||||
3 | QSPI | - | SPI Flash-DQ1 | ||||
4 | QSPI | - | SPI Flash-DQ2 | ||||
5 | QSPI | - | SPI Flash-DQ3 | ||||
6 | QSPI | - | SPI Flash-SCK | ||||
7 | GPIO | - | Green LED D2 | ||||
8 | - | - | - | ||||
9 | - | - | - | ||||
28 | SD CARD | J8-5 | CLK | ||||
29 | SD CARD | J8-3 | CMD | ||||
30 | SD CARD | J8-7 | DAT0 | ||||
31 | SD CARD | J8-8 | DAT1 | ||||
32 | SD CARDJ8-1 | DAT2 | |||||
33 | SD CARD | J8-2 | CD/DAT3 | ||||
36 | I2C | - | SCL | ||||
37 | I2C | - | SDA | ||||
39 | GPIO | - | Si1143 INT pin | 49 | SD CARD | J8-G4 | Card detect switch |
Table 58: .
...
LED | Color | Connected To | Description and Notes |
---|---|---|---|
D1 | Red | LED2, U4 | |
D2 | Green | MIO7, U1 | User controlled, default OFF (when PS7 has not been booted). |
D3 | Red | LED1, U4 | |
D4 | RGB | RGB_R, U1 RGB_G, U1 RGB_B, U1 | |
D5 | Red | LED3, U4 | |
D6 | Green | DONE, U1 | Reflects inverted DONE signal. ON when FPGA is not configured, OFF as soon as PL configuration is finished. |
Table 69: .
Power supply with minimum current capability of 1A for system startup is recommended. The maximum power consumption of the module mainly depends on the design running on the Zynq SoC's FPGA.
Xilinx provide a power estimator excel sheets to calculate power consumption. It is also possible to evaluate the power consumption of the developed design with Vivado. See also Trenz Electronic Wiki FAQ.
...
.
...
Table 7: Typical power consumption is to be determined.
* TBD - To Be Determined.
Power supply with minimum current capability of 1A for system startup is recommended.
... diagram will be here soon ...
...