Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

JTAG access to the Xilinx XA7Z020 FPGA through B2B connector JM2.

JTAG Signal

B2B Pin

TMSJM2-12
TDIJM2-10
TDOJM2-8
TCKJM2-6

Table 4: JTAG pins connection

...

Page properties
hiddentrue
idComments

Notes :

  • add subsection for every component which is important for design, for example:
    • Two 100 Mbit Ethernet Transciever PHY
    • USB PHY
    • Programmable Clock Generator
    • Oscillators
    • eMMCs
    • RTC
    • FTDI
    • ...
    • DIP-Switches
    • Buttons
    • LEDs


Chip/InterfaceICPS7 PeripheralNotes
SPI FlashS25FL127SABMFV10QSPI016 MByte Flash
I2C EEPROM24LC64I2C0
8
64 KByte EEPROM
RTC I2CRV-3029I2C0
RTC InterruptRV-3029GPIO - MIO0
User LEDLED GreenGPIO - MIO7

Table 5: On board Peripherals

...

Quad SPI Flash (U7) is connected to the Zynq PS QSPI0 interface via PS MIO bank 500.

MIO PinSchematicU13 PinNotes
MIO1SPI_CSA1
MIO2SPI_DQ0/M0A2
MIO3SPI_DQ1/M1F6
MIO4SPI_DQ2/M2E4
MIO5SPI_DQ3/M3A3
MIO6SPI_SCK/M4A4

Table 6: Quad SPI interface MIOs and pins

...

Both PHY's must be operated in MII Mode, other modes are not supported. It is possible to use PS ENET0 or ENET1 via EMIO routing or Ethernet IP Cores implemented in PL Fabric.

SchematicETH1ETH2PullupNotes
CTREFJ3-57J3-25
Magnetics center tap voltage
TD+J3-58J3-28on-board
TD-J3-56J3-26on-board
RD+J3-52J3-22on-board
RD-J3-50J3-20on-board
LED1J3-55J3-23on-board
LED2J3-53J3-21on-board
LED3J3-51J3-19on-board
POWERDOWN/INTL21R20on-chipIt is recommended to configure FPGA I/O as input with Pullup or as output driving 1 if Interrupt not used.
RESET_NM15R16on-chipIt is recommended to configure FPGA I/O as input with Pullup or as output (active low PHY Reset).

Table 10: Ethernet PHY to Zynq SoC connections.

...

The SN65HVD230Q,  controller area network (CAN) transceivers are designed for use with the Texas Instruments TMS320Lx240x 3.3-V DSPs with CAN controllers. The datasheet is avaiable in Texas Instrumens website. They are intended for use in applications employing the CAN serial communication physical layer in accordance with the ISO 11898 standard. Each CAN transceiver is designed to provide differential transmit capability to the bus and differential receive capability to a CAN controller at speeds up to 1 Mbps. Temperature must be in range of -40°C ~125°C .


MIO PinSchematicU16 PinNotes
MIO8D1
MIO9R4

 Table 11: CAN Tranciever interface MIOs


SchematicB2BPull up/downNotes
CANHJ1-2on-board
CANLJ1-4on-board

Table 12: CAN Tranciever pins

...

Table 14: Module power rails.

Bank Voltages

Bank          

Schematic Name

Voltage

Notes
500VCCO_MIO0_5003.3V
501

VCCO_MIO1_500

3.3V
502VCCO_DDR_5021.5V
13 HRVCCO_13 3.3VSupplied by the carrier board. JM1
33 HRVCCO_333.3VSupplied by carrier board. JM3
34 HRVCCO_343.3V


35 HRVCCO_353.3V

Supplied by the carrier board. JM2,JM3

Table 15: Zynq SoC bank voltages.

...

Scroll Title
anchorTable_TS_AMR
titleModule absolute maximum ratings.

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue


Absolute Maximum Ratings

ParameterMinMaxUnitsReference Document
VIN supply voltage3.560VTPS54260-Q1 datasheets.
Supply voltage for PS MIO banks1.713.465VSee Xilinx DS187 datasheet.
I/O input voltage for PS MIO banks-0.2VCCO_MIO + 0.20VSee Xilinx DS187 datasheet.
Supply voltage for PS DDR1.141.89VSee Xilinx DS187 datasheet.
I/O input voltage for PS DDR-0.20VCCO_DDR + 0.20VSee Xilinx DS187 datasheet.
Supply voltage for HR I/Os banks1.143.465VSee Xilinx DS187 datasheet.
I/O input voltage for HR I/O banks-0.20VCCIO + 0.20VSee Xilinx DS187 datasheet.
Storage Temperature-65150°CSee Xilinx DS187 datasheet.
CAN Transceiver Temperature-40125°CSee Texas Instrument sn65hvd230q-q1 datasheet.
SPI Flash Memory-4085°CSee Cypress S25FL127S datasheet.
DDR3 SDRAM Temperature-4095°C

See Nanya NT5CC256M16CP-DIA datasheet.

Table 17: Absolute Maximum Ratings..

...

Operating temperature range depends also on customer design and cooling solution. Please contact us for options.


ParameterMinMaxUnitsReference Document
VIN supply voltage3.560VTPS54260-Q1 datasheets.
Supply voltage for PS MIO banks1.713.465VSee Xilinx DS187 datasheet.
I/O input voltage for PS MIO banks-0.2VCCO_MIO + 0.20VSee Xilinx DS187 datasheet.
Supply voltage for PS DDR1.141.89VSee Xilinx DS187 datasheet.
I/O input voltage for PS DDR-0.20VCCO_DDR + 0.20VSee Xilinx DS187 datasheet.
Supply voltage for HR I/Os banks1.143.465VSee Xilinx DS187 datasheet.
I/O input voltage for HR I/O banks-0.20VCCIO + 0.20VSee Xilinx DS187 datasheet.
Storage Temperature-65150°CSee Xilinx DS187 datasheet.

Table 18: Recommended operating conditions.

...