...
Zynq-7020SoC includes a reset that is driven by the reset system. Hardware resets are driven by the power-on reset signal (RST_OUT) Reset) connected to carrier and the system reset signal (PS_SRST_B) which is connected to VMIO, it means after power on the system PS will be reset.
Scroll Title |
---|
anchor | Table_OV_RST |
---|
title | Reset process. |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Signal | B2B | I/O | Note |
---|
Reset | J2-7 | Input | Comes from Carrier | RST_OUT | J2-9 | Out |
|
|
Signals, Interfaces and Pins
...
Scroll Title |
---|
anchor | Table_SIP_B2B |
---|
title | General PL I/O to B2B connectors information |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
FPGA Bank | B2B Connector | I/O Signal Count | Voltage Level | Notes |
---|
13 | JM1J1 | 48(24) | VCCO_13 | variable from carrier | 500 | JM1J1 | 4 | 3.3V |
| 501 | J2 | 37 | VMIO1 | variable from carrier | 33 | JM3J3 | 34 | 3.3V |
| 35 | JM3J3 | 20 | 3.3V |
| 35 | JM2J2 | 22 | 3.3V |
|
|
JTAG Interface
JTAG access to the Xilinx XA7Z020 FPGA through B2B connector JM2.
...