Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

Figure 3: FMC HPC Connector

FPGA BankB2B
I/O Signal CountLVDS-pairs countVCCO bank VoltageReference Clock Input from FMC ConnectorNotes
J1Bank 48202410FMC_VADJ

-

bank's VREF-pin connected to FMC connector pin J5-H1 (VREF_A_M2C)
J32010

1 reference clock signal from FMC connector
J5 (pins J5-G2, J5-G3) to bank's pins B48_L6_P / B48_L6_N

-Bank 644623FMC_VADJ

1 reference clock signal from FMC connector
J5 (pins J5-H4G2, J5-H5) to bank's pins B64_L14_P / B64_L14_N

bank's VREF-pin connected to FMC connector pin J5-H1 (VREF_A_M2C)

Bank 654623FMC_VADJ-bank's VREF-pin connected to FMC connector pin J5-H1 (VREF_A_M2C)

G3) to clock capable PL bank pin-pair

-

J49246FMC_VADJ

1 reference clock signal from FMC connector
J5 (pins J5-H4, J5-H5) to clock capable PL bank pin-pair

Bank 664824FMC_VADJ-

bank's VREF-pin connected pin connected to FMC connector pin J5-H1 (VREF_A_M2C)

...

The MGT-banks have also clock input-pins which are exposed to the FMC connector. Following MGT-lanes are available on the FMC connectors J5:

MGT BankB2BTypeCount of MGT LanesSchematic Names / Connector PinsMGT Bank's Reference Clock Inputs from FMC Connector
228J1GTH4 GTH lanes

B228_RX3_P, B228_RX3_N, pins J5-A10, J5-A11
B228_TX3_P, B228_TX3_N, pins J5-A30, J5-A31

B228_RX2_P, B228_RX2_N, pins J5-A6, J5-A7
B228_TX2_P, B228_TX2_N, pins J5-A26, J5-A27

B228_RX1_P, B228_RX1_N, pins J5-A2, J5-A3
B228_TX1_P, B228_TX1_N, pins J5-A22, J5-A23

B228_RX0_P, B228_RX0_N, pins J5-C6, J5-C7
B228_TX0_P, B228_TX0_N, pins J5-C2, J5-C3

1 reference clock signal (B228_CLK0) from FMC connector
J5 (pins J5-D4, J5-D5) to MPSoC bank's pins R8/R7

Si5345 CLK3 signal of SoM's prog. PLL routed on-module to bank's pins N8/N7

MGT bank

 

J1229GTH4 GTH lanes

B229_RX3_P, B229_RX3_N, pins J5-B12, J5-B13
B229_TX3_P, B229_TX3_N, pins J5-B32, J5-B33

B229_RX2_P, B229_RX2_N, pins J5-B16, J5-B17
B229_TX2_P, B229_TX2_N, pins J5-B36, J5-B37

B229_RX1_P, B229_RX1_N, pins J5-A18, J5-A19
B229_TX1_P, B229_TX1_N, pins J5-A38, J5-A39

B229_RX0_P, B229_RX0_N, pins J5-A14, J5-A15
B229_TX0_P, B229_TX0_N, pins J5-A34, J5-A35

1 reference clock signal (B229_CLK0) from FMC connector
J5 (pins J5-B20, J5-B21) to MPSoC bank's pins L8/L7

Si5345 CLK2 signal of SoM's prog. PLL routed on-module to bank's pins J8/J7

-B20, J5-B21) to MPSoC's MGT bank

 

J1230GTH2 GTH lanes

B230_RX1_P, B230_RX1_N, pins J5-B4, J5-B5
B230_TX1_P, B230_TX1_N, pins J5-B24, J5-B25

B230_RX0_P, B230_RX0_N, pins J5-B8, J5-B9
B230_TX0_P, B230_TX0_N, pins J5-B28, J5-B29

Si5345 CLK1 signal of SoM's prog. PLL routed on-module to bank's pins E8/E7

Table 3: FMC connector pin-outs of available MGT lanes of the MPSoC

...

Clock Signal Schematic Name
FMC Connector PinsDirectionClock SourceNotes
B228_CLK0J5-D4 / J5-D5inFMC Connector J5Extern MGT clock signal to MGT bank 228
B229_CLK0J5-B20 / J5-B21inFMC Connector J5Extern MGT clock signal to MGT bank 229
FMCCLK2J5-K4 / J5-K5outCarrier Board PLL SI5338A U35, CLK2-Clock signal to Mezzanine module
FMCCLK3J5-J2 / J5-J3outCarrier Board PLL SI5338A U35, CLK3-Clock signal to Mezzanine module
B64_L14_P / B64_L14_NJ5-H4 / J5-H5inFMC Connector J5bank 64 clock capable input pinsLVDS Clock to PL bank
B48_L6_P / B48_L6_NJ5-G2 / J5-G3inFMC Connector J5bank 48 clock capable input pinsLVDS Clock to PL bank

Table 4: FMC connector pin-outs for reference clock output

...

FunctionMGT LaneRequired Ref ClockClock SourceComment
PCIePS 0100 MHzSi5345 CLK0 clock signal of SoM's prog. PLLclock signal routed on carrier board to PCIe connector J1
USB3PS 1100 MHzSi5345 CLK4 signal clock signal of SoM's prog. PLL

clock signal routed on-module,
also optional (not equipped) 100 MHz osci. U35 configurable

SATAPS 2150 MHzOn-board oscillator U23

optional: Si5345 CLK4 clock signal of SoM's prog. PLL

DP.0PS 327 MHzSi5345 CLK5 signal clock signal of SoM's prog. PLL

DisplayPort GT SERDES clock signal,
routed on-module to B128Si5345 CLK6 signal of SoM's prog. PLL on-module routed to B128,
has to be configured with 157.6MHz (2 x 78.8) for DP Video Pixel Clock to workMGT bank

Table 8:  PS GT Lane Assignment

...

FunctionMGT LaneRequired Ref ClockClock SourceComment
FireFlyB128 MGT Lanes 0..3-Si5345 CLK6 clock signal of SoM's prog. PLLclock signal on-module routed to B128MGT bank
SFPB230 MGT Lane 2125 / 156.25 MHzSi5345 CLK7 clock signal of SoM's prog. PLLclock signal routed on carrier board to B230MGT bank
SFPB230 MGT Lane 3125 / 156.25 MHzSi5345 CLK7 clock signal of SoM's prog. PLLclock signal routed on carrier board to B230MGT bank

Table 9:  MGT Lane Assignment

...

PMODInterfaceConnected toNotes
P1GPIOHP Bank 65 of MPSoC (4 I/O's, B65_T0 ... B65_T3),
System Controller CPLD U17 (4 I/O's, EX_IO1 ... EX_IO4)
Voltage translation via IC U33 with direction control,
only singled-ended signaling possible
P2I²C8-channel I²C Switch U27Accessible on MPSoC's I²C interface through I²C switch U27
P3I²C8-channel I²C Switch U27Accessible on MPSoC's I²C interface through I²C switch U27

...

Programmable PLL Clock Generator

The TEBF0808 Carrier Board carrier board is equipped with a Silicon Labs I2C programmable quad PLL clock generator Si5338A (U35). It's output frequencies can be programmed by using the I2C bus with address 0x70.

...

Si5338A (U35) InputSignal Schematic NameNote

IN1/IN2

CLK8CLK8C_P, CLK8CLK8C_N

Reference clock signal from Si5345 (CLK8 of of SoM's prog. PLL on mounted SoM)

IN3

reference clock signal from oscillator SiTime SiT8008BI (U7)

25.000000 MHz fixed frequency.

IN4/IN6

pins pin put to GNDLSB (pin 'IN4') of the default I²C-adress 0x70 not activated.

IN5/IN6

pins not connected / put to GND

not used, differential feedback input-
Si5338A (U35) Output
Signal Schematic NameNote

CLK0 A/B

SC_CLK0

Reference clock signal to SC CPLD U17 (single-ended signaling)

CLK1 A/B

SC_CLK1

Reference clock signal to SC CPLD U17 (single-ended signaling)

negative complementary signal 'SC_CLK1_N' put out to SMA Coax J33

CLK2 A/B

FMCCLK2_P, FMCCLK2_N

Clock signal routed to FMC connector J5, pins J5-K4 / J5-K5

CLK3 A/B

FMCCLK3_P, FMCCLK3_N

Clock signal routed to FMC connector J5, pins J5-J2 / J5-J3

...