Page properties |
---|
|
Design Name is always "TE Series Name" + Design name, for example "TE0720 Test Board"
Date | Version | Changes | Author |
---|
2023-12-14 | 3.1.17 | - updated according to Vivado 2023.2
| ma | 2023-06-13 | 3.1.16 | - Design flow:
- added alternative programming files in Petalinux
- added chapter FSBL Patch in Software Design - Petalinux
| ma | 2023-06-01 | 3.1.15 | - removed u-boot.dtb from Design flow
| ma | 2023-06-01 | 3.1.14 | - expandable lists for revision history and supported hardware
| wh | 2023-05-25 | 3.1.13 | - updated according to Vivado 2022.2
| ma | 2023-02-08 | 3.1.12 | - removed content of
- Special FSBL for QSPI programming
| ma | 2022-08-24 | 3.1.11 | - Modification from link "available short link"
| ma | 2022-01-25 | 3.1.10 | - removed u-boot.dtb from QSPI-Boot mode and SD-Boot mode. Is implemented in BOOT.bin
- corrected Boot Source File in Boot Script-File
| ma | 2022-01-14 | 3.1.9 | - extended notes for microblaze boot process with linux
- add u.boot.dtb to petalinux notes
- add dtb to prebuilt content
- replace 20.2 with 21.2
| jh | 2021-06-28 | 3.1.8 | - added boot process for Microblaze
- minor typos, formatting
| ma | 2021-06-01 | 3.1.7 | | jh | 2021-05-04 | 3.1.6 | - removed zynq_ from zynq_fsbl
| ma | 2021-04-28 | 3.1.5 | - added macro "Scroll ignore" for suppression of horizontal dividing lines during .pdf-export
- minor typos, formatting
| ma | 2021-04-27 | 3.1.4 | - Version History
- changed from list to table
- Design flow
- removed step 5 from Design flow
- changed link from TE Board Part Files to Vivado Board Part Flow
- changed cmd shell from picture to codeblock
- added hidden template for "Copy PetaLinux build image files", depending from hardware
- added hidden template for "Power on PCB", depending from hardware
- Usage update of boot process
- Requirements - Hardware
- added "*used as reference" for hardware requirements
- all
- placed a horizontal separation line under each chapter heading
- changed title-alignment for tables from left to center
- all tables
- added "<project folder>\board_files" in Vivado design sources
| ma |
| 3.1.3 | | ma |
| 3.1.2 | - minor typing corrections
- replaced SDK by Vitis
- changed from / to \ for windows paths
- replaced <design name> by <project folder>
- added "" for path names
- added boot.src description
- added USB for programming
| ma |
| 3.1.1 | - swapped order from prebuilt files
- minor typing corrections
- removed Win OS path length from Design flow, added as caution in Design flow
| ma |
| 3.1 | - Fix problem with pdf export and side scroll bar
- update 19.2 to 20.2
- add prebuilt content option
|
|
| 3.0 | - add fix table of content
- add table size as macro
- removed page initial creator
|
|
|
Page properties |
---|
|
Important General Note: Export PDF to download, if vivado revision is changed! Designate all graphics and pictures with a number and a description, Use "Scroll Title" macro - Use "Scroll Title" macro for pictures and table labels. Figure number must be set manually at the moment (automatically enumeration is planned by scrollPDF)
- ...
|
Overview
Scroll Ignore |
---|
scroll-pdf | true |
---|
scroll-office | true |
---|
scroll-chm | true |
---|
scroll-docbook | true |
---|
scroll-eclipsehelp | true |
---|
scroll-epub | true |
---|
scroll-html | true |
---|
|
|
Design Example with minimum PS Setup (DDR, QSPI, UART0) only for custom boards or easier debug via Vitis.Refer to http://trenz.org/te0808-info for the current online version of this manual and other available documentation.
Key Features
Page properties |
---|
|
Notes : - Add basic key futures, which can be tested with the design
|
Excerpt |
---|
- Vitis/Vivado 20222023.2
- QSPI
- Custom Carrier (minimum PS Design with available module components only)
- Modified FSBL (some additional outputs only)
|
Revision History
Page properties |
---|
|
Notes : - add every update file on the download
- add design changes on description
|
Expand |
---|
|
Scroll Title |
---|
anchor | Table_DRH |
---|
title-alignment | center |
---|
title | Design Revision History |
---|
| Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Date | Vivado | Project Built | Authors | Description |
---|
20232024-0603-0113 | 20222023.2 | TE0808-test_board-vivado_20222023.2-build_14_2023060110143220240313130413.zip TE0808-test_board_noprebuilt-vivado_20222023.2-build_14_2023060110143220240313130413.zip | Manuela Strücker | - 20222023.2 release
- new assembly variants
| 2023-0406-1301 | 20212022.2.1 | TE0808-test_board-vivado_20212022.2-build_201_2023041309024520230601101432.zip TE0808-test_board_noprebuilt-vivado_20212022.2-build_1_20230601101432.zip | Manuela Strücker | - 2022.2 release
- new assembly variants
| 2023-04-13 | 2021.2.1 | TE0808-test_board-vivado_2021.2-build_20_20230413090245.zip TE0808-test_board_noprebuilt-vivado_2021.2-build_20_20_20230413090245.zip | Manuela Strücker | | 2022-09-29 | 2021.2.1 | TE0808-test_board-vivado_2021.2-build_17_20220928203325.zip TE0808-test_board_noprebuilt-vivado_2021.2-build_17_20220928203325.zip | Manuela Strücker | - script update
- new assembly variants
| 2022-09-12 | 2021.2.1 | TE0808-test_board-vivado_2021.2-build_15_20220912090608.zip TE0808-test_board_noprebuilt-vivado_2021.2-build_15_20220912090608.zip | Manuela Strücker | - update board part files compatible to Vivado 2021.2.1
| 2022-03-21 | 2021.2 | TE0808-test_board-vivado_2021.2-build_11_20220321063547.zip TE0808-test_board_noprebuilt-vivado_2021.2-build_11_20220321063547.zip | John Hartfiel | - replace Starterkit FSBL with default one
| 2022-03-16 | 2021.2 | TE0808-test_board-vivado_2021.2-build_11_20220316091917.zip TE0808-test_board_noprebuilt-vivado_2021.2-build_11_20220316091917.zip | Manuela Strücker | - 2021.2 release
- update board files
| 2021-05-12 | 2020.2 | TE0808-test_board-vivado_2020.2-build_5_20210512133121.zip TE0808-test_board_noprebuilt-vivado_2020.2-build_5_20210512133137.zip | John Hartfiel | | 2021-02-05 | 2020.2 | TE0808-test_board-vivado_2020.2-build_0_20210204141911.zip TE0808-test_board_noprebuilt-vivado_2020.2-build_1_20210204142855.zip | John Hartfiel | | 2020-09-29 | 2019.2 | TE0808-test_board_noprebuilt-vivado_2019.2-build_15_20200929070740.zip TE0808-test_board-vivado_2019.2-build_15_20200929070725 | John Hartfiel | | 2020-09-22 | 2019.2 | TE0808-test_board_noprebuilt-vivado_2019.2-build_14_20200922073159.zip TE0808-test_board-vivado_2019.2-build_14_20200922073144.zip | John Hartfiel | | 2020-03-25 | 2019.2 | TE0808-test_board_noprebuilt-vivado_2019.2-build_8_20200325083246.zip TE0808-test_board-vivado_2019.2-build_8_20200325083204.zip | John Hartfiel | | 2020-01-22 | 2019.2 | TE0808-test_board_noprebuilt-vivado_2019.2-build_3_20200122142231.zip TE0808-test_board-vivado_2019.2-build_3_20200122142208.zip | John Hartfiel | - 2019.2 update
- Vitis support
| 2019-08-09 | 2018.3 | TE0808-test_board_noprebuilt-vivado_2018.3-build_07_20190809131546.zip TE0808-test_board-vivado_2018.3-build_07_20190809131522.zip | John Hartfiel | | 2019-05-06 | 2018.3 | TE0808-test_board_noprebuilt-vivado_2018.3-build_05_20190507124141.zip TE0808-test_board-vivado_2018.3-build_05_20190507124130.zip | John Hartfiel | | 2018-07-11 | 2018.2 | TE0808-test_board_noprebuilt-vivado_2018.2-build_02_20180711143743.zip TE0808-test_board-vivado_2018.2-build_02_20180711143702.zip | John Hartfiel | - additional notes for FSBL generated with Win SDK
- changed *.bif
| 2018-03-29 | 2017.4 | TE0808-test_board-vivado_2017.4-build_07_20180329151341.zip TE0808-test_board_noprebuilt-vivado_2017.4-build_07_20180329151355.zip | John Hartfiel | | 2018-01-16 | 2017.4 | TE0808-test_board-vivado_2017.4-build_04_20180116144644.zip TE0808-test_board_noprebuilt-vivado_2017.4-build_04_20180116144657.zip | John Hartfiel | - Update Board Part for TEBF0808
- no changes for test board design and minimal board parts
| 2018-01-15 | 2017.4 | TE0808-test_board-vivado_2017.4-build_03_20180115084954.zip TE0808-test_board_noprebuilt-vivado_2017.4-build_03_20180115085020.zip | John Hartfiel | | 2017-12-20 | 2017.2 | TE0808-test_board-vivado_2017.2-build_07_20171220192501.zip TE0808-test_board_noprebuilt-vivado_2017.2-build_07_20171220192448.zip | John Hartfiel | | 2017-11-22 | 2017.2 | TE0808-test_board-vivado_2017.2-build_05_20171122080211.zip TE0808-test_board_noprebuilt-vivado_2017.2-build_05_20171122080228.zip | John Hartfiel | - Update Board Part CSV File
- Regenerate design
| 2017-11-16 | 2017.2 | TE0808-test_board-vivado_2017.2-build_05_20171116151545.zip TE0808-test_board_noprebuilt-vivado_2017.2-build_05_20171116151600.zip | John Hartfiel | - Update Board Part CSV File with new Flash assembly variants
| 2017-11-13 | 2017.2 | TE0808-test_board-vivado_2017.2-build_05_20171113140954.zip TE0808-test_board_noprebuilt-vivado_2017.2-build_05_20171113141908.zip | John Hartfiel | |
|
|
Release Notes and Know Issues
Page properties |
---|
|
Notes :- add known Design issues and general notes for the current revision
- do not delete known issue, add fixed version time stamp if issue fixed
|
Scroll Title |
---|
anchor | Table_KI |
---|
title-alignment | center |
---|
title | Known Issues |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Issues | Description | Workaround | To be fixed version |
---|
Xilinx Software | Incompatibility of board files for ZynqMP with eMMC activated between 2021.2 and 2021.2.1 patch, see Xilinx Forum Request | use corresponding board files for the Vivado versions | -- | QSPI Flash | Flash programming is not supported with boot mode QSPI or SD.
| If flash programming fails, configure device for JTAG boot mode and try again or use older Vivado Versions for programming. (Vivado 2020.2 or 2019.2)
| -- |
|
Requirements
Software
Page properties |
---|
|
Notes : - list of software which was used to generate the design
|
Scroll Title |
---|
anchor | Table_SW |
---|
title-alignment | center |
---|
title | Software |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Software | Version | Note |
---|
Vitis | 20222023.2 | needed, Vivado is included into Vitis installation |
|
Hardware
Page properties |
---|
|
Notes : - list of hardware which was used to generate the design
- mark the module and carrier board, which was used tested with an *
|
Basic description of TE Board Part Files is available on
TE Board Part Files.Complete List is available on "<project folder>\board_files\*_board_files.csv"
Design supports following modules:
Expand |
---|
|
Scroll Title |
---|
anchor | Table_HWM |
---|
title-alignment | center |
---|
title | Hardware Modules |
---|
| Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Module Model | Board Part Short Name | PCB Revision Support | DDR | QSPI Flash | EMMC | Others | Notes |
---|
TE0808-ES1 | es1_2gb | REV03|REV02 | 2GB | 64MB | NA | NA | Not longer supported by vivado | TE0808-ES2 | es2_2gb | REV04|REV03 | 2GB | 64MB | NA | NA | Not longer supported by vivado vivado | TE0808-2ES2 | 2es2_2gb | REV04|REV03 | 2GB | 64MB | NA | NA | Not longer supported by vivado vivado | TE0808-04-09EG06EG-1EA 1E3 | 9eg6eg_1e_2gb 4gb | REV04 REV04 | 2GB 4GB | 64MB 128MB | NA NANA | 1 mm connectors | NA NA | TE0808-04-09EG06EG-1EB 1EE | 9eg6eg_1e_4gb 4gb | REV04 REV04 | 4GB 4GB | 64MB 128MB | NA NA | NA NA | NA NA | TE0808-04-09EG-1ED 1EA | 9eg_1e_4gb 2gb | REV04 REV04 | 4GB 2GB | 64MB 64MB | NA NA | 1 mm connectorsNA | NA NA | TE0808-04-09EG-2IB 1EB | 9eg_2i1e_4gb 4gb | REV04 REV04 | 4GB 4GB | 64MB 64MB | NA NA | NA NA | NA NA | TE0808-04-15EG09EG-1EB 1ED | 15eg9eg_1e_4gb 4gb | REV04 REV04 | 4GB 4GB | 64MB 64MB | NA NANA | 1 mm connectors | NA NA | TE0808-04-09EG-1EE 1EE | 9eg_1e_4gb 4gb | REV04 REV04 | 4GB 4GB | 128MB 128MB | NA NA | NA NA | NA NA | TE0808-04-09EG-1EL 1EL | 9eg_1e_4gb 4gb | REV04 REV04 | 4GB 4GB | 128MB 128MB | NA NA | 1 mm connectors | NA NA | TE0808-04-09EG-2IE* 2IB | 9eg_2i_4gb 4gb | REV04 REV04 | 4GB 4GB | 128MB 64MB | NA NA | NA NA | NA NA | TE0808-04-15EG09EG-1EE 2IE | 15eg9eg_1e2i_4gb 4gb | REV04 REV04 | 4GB 4GB | 128MB 128MB | NA NA | NA NA | NA NA | TE0808-04-06EG6BE21-1EE A | 6eg_1e_4gb 4gb | REV04 REV04 | 4GB 4GB | 128MB 128MB | NA NA | NA NA | NA NA | TE0808-04-06EG6BE21-1E3 L | 6eg_1e_4gb 4gb | REV04 REV04 | 4GB 4GB | 128MB 128MB | NA NA | 1 mm connectors | NA NA | TE0808-04-6GI216BI21-L A | 6eg_2i1i_4gb 4gb | REV04 REV04 | 4GB 4GB | 128MB 128MB | NA NA | 1 mm connectorsNA | NA NA | TE0808-04-6BI21-A X | 6eg_1i_4gb 4gb | REV04 REV04 | 4GB 4GB | 128MB 128MB | NA NA | NA | NA | U41 replaced with schottky diodesNA | TE0808-04-9GI216GI21-A L | 9eg6eg_2i_4gb 4gb | REV04 REV04 | 4GB 4GB | 128MB 128MB | NA NANA | 1 mm connectors | NA NA | TE0808-04-9BE21-A A | 9eg_1e_4gb 4gb | REV04 REV04 | 4GB 4GB | 128MB 128MB | NA NA | NA NA | NA NA | TE0808-04-6BE219BE21-L L | 6eg9eg_1e_4gb 4gb | REV04 REV04 | 4GB 4GB | 128MB 128MB | NA NA | 1 mm connectors | NA NA | TE0808-04-6BE219GI21-A A | 6eg9eg_1e2i_4gb 4gb | REV04 REV04 | 4GB 4GB | 128MB 128MB | NA NA | NA NA | NA NA | TE0808-04-9BE2115EG-L 1EB | 9eg15eg_1e_4gb 4gb | REV04 REV04 | 4GB 4GB | 128MB 64MB | NA NA | 1 mm connectorsNA | NA NA | TE0808-04-BBE2115EG-A 1EE | 15eg_1e_4gb 4gb | REV04 REV04 | 4GB 4GB | 128MB 128MB | NA NA | NA NA | NA NA | TE0808-04-6BI21BBE21-X A | 6eg15eg_1i1e_4gb 4gb | REV04 REV04 | 4GB 4GB | 128MB 128MB | NA NA | NA | NA | NAU41 replaced with schottky diodes | TE0808-05-6BE21-L A | 6eg_1e_4gb 4gb | REV05 REV05 | 4GB 4GB | 128MB 128MB | NA NA | 1 mm connectorsNA | NA NA | TE0808-05-6BE21-A F | 6eg_1e_4gb 4gb | REV05 REV05 | 4GB 4GB | 128MB 128MB | NA | NA | NA | NA | NA | TE0808-05-6BE21-AK | 6eg_1e_4gb | REV05 | 4GB | 128MB | NA | NA | NA | TE0808-05-6BE21-L | 6eg_1e_4gb | REV05 | 4GB | 128MB | NA | 1 mm connectors | NANA | TE0808-05-6BI21-D D | 6eg_1i_4gb 4gb | REV05 REV05 | 4GB 4GB | 128MB 128MB | NA NA | 1 mm connectors | SoC without encryption encryption | TE0808-05-6BI21-X X | 6eg_1i_4gb 4gb | REV05 REV05 | 4GB 4GB | 128MB 128MB | NA NA | NA NA | U41 replaced with schottky diodes diodes | TE0808-05-6BI41-X X | 6eg_1i_8gb | REV05 | 8GB | 128MB | NA | NA | _8gb | REV05 | 8GB | 128MB | NA | NA | Single Die DDR; U41 replaced with schottky diodes | TE0808-05-9BE21-A | 9eg_1e_4gb | REV05 | 4GB | 128MB | NA | NA | NA | TE0808-05-9BE21-AK | 9eg_1e_4gb | REV05 | 4GB | 128MB | NA | 1 mm connectors | NA | TE0808-05-9BE21-AZ | 9eg_1e_4gb | REV05 | 4GB | 128MB | NA | 1 mm connectors | NA | TE0808-05-9BE21-KZ | 9eg_1e_4gb | REV05 | 4GB | 128MB | NA | 1 mm connectors | NAU41 replaced with schottky diodes | TE0808-05-9BE21-A L | 9eg_1e_4gb 4gb | REV05 REV05 | 4GB 4GB | 128MB 128MB | NA NANA | 1 mm connectors | NA NA | TE0808-05-9BE21-L LK | 9eg_1e_4gb 4gb | REV05 REV05 | 4GB 4GB | 128MB 128MB | NA NA | 1 mm connectors | NA NA | TE0808-05-9BI419BE21-X LZ | 9eg_1i1e_8gb 4gb | REV05 REV05 | 8GB 4GB | 128MB 128MB | NA NA | NA | 1 mm connectors | NAU41 replaced with schottky diodes | TE0808-05-9GI219BE81-A A | 9eg_2i1e_4gb 4gb | REV05 REV05 | 4GB 4GB | 128MB 128MB | NA NA | NA NA | NA NA | TE0808-05-9GI219BI41-C X | 9eg_2i1i_4gb 8gb | REV05 REV05 | 4GB 8GB | 128MB 128MB | NA NA | NA | NA | Single Die DDR; U41 replaced with schottky diodesSoC without encryption | TE0808-05-BBE219GI21-A A | 15eg9eg_1e2i_4gb 4gb | REV05 REV05 | 4GB 4GB | 128MB 128MB | NA NA | NA NA | NA NA | TE0808-05-BBE219GI21-L AK | 15eg9eg_1e2i_4gb 4gb | REV05 REV05 | 4GB 4GB | 128MB 128MB | NA NA | 1 mm connectorsNA | NA NA | TE0808-05-9GI21-S002AZ | 15eg9eg_1e2i_4gb | REV05 | 4GB | 128MB | NA | NA | CAONA | TE0808-05-9GI21-S003 C | 15eg9eg_1e2i_4gb | REV05 | 4GB | 128MB | NA | NACAO | SoC without encryption | TE0808-05-9GI21-S005 KZ | 9eg_2i_4gb 4gb | REV05 | 4GB | 128MB | NANA | CAO | CAO | TE0808-05-S004 BBE21-A | 9eg15eg_2i1e_4gb 4gb | REV05 | 4GB | 128MB | NA | NA | CAONA | TE0808-05-6BE21BBE21-AK | 6eg15eg_1e_4gb 4gb | REV05 | 4GB | 128MB | NA | NA | NA | TE0808-05-9BE21BBE21-LKAZ | 9eg15eg_1e_4gb 4gb | REV05 | 4GB | 128MB | NA | 1 mm connectorsNA | NA | TE0808-05-9GI21BBE21-AKL | 9eg15eg_2i1e_4gb 4gb | REV05 | 4GB | 128MB | NANA | 1 mm connectors | NA | TE0808-05-BBE21BBE81-AKA | 15eg_1e_4gb | REV05 | 4GB | 128MB | NA | NA | NA | TE0808-05-BBE81-S006E | 9eg15eg_2i1e_4gb 4gb | REV05 | 4GB | 128MB | NA | NA | CAONA | TE0808-05-BBE81-S016EK | 9eg15eg_1e_4gb | REV05 | 4GB | 128MB | NA | NA | CAONA | TE0808-05-S018S001 | 9eg_1e_2e8gb_4gbD | REV05 | 4GB8GB | 128MB | NANA | CAO | CAO;Single Die DDR | TE0808-05-S019S002 | 9eg15eg_2e1e_4gb | REV05 | 4GB | 128MB | NANA | CAO | CAO | TE0808-05-S021S003 | 9eg15eg_2i1e_4gb | REV05 | 4GB | 128MB | NANA | CAO | CAO | TE0808-05-S022S004 | 6cg9eg_1e2i_4gb | REV05 | 4GB | 128MB | NANA | CAO | CAO | TE0808-05-S026S005 | 9eg_2i_4gb | REV05 | 4GB | 128MB | NA | CAO | CAO: without PLL | TE0808-05-9BE21-KZS006 | 9eg_1e2i_4gb | REV05 | 4GB | 128MB | NA | 1 mm connectorsCAO | NACAO | TE0808-05-9BE21-LZS007 | 9eg_1e_4gb | REV05 | 4GB | 128MB | NA | 1 mm connectorsNANA | CAO | TE0808-05-9BE21-AKS014 | 9eg_1e_4gb | REV05 | 4GB | 128MB | NA | 1 mm connectorsNANA | CAO | TE0808-05-9BE21-AZS016 | 9eg_1e_4gb | REV05 | 4GB | 128MB | NA | 1 mm connectorsCAO | NACAO | TE0808-05-9GI21-AZS018 | 9eg_2i2e_4gb | REV05 | 4GB | 128MB | NANA | CAO | NACAO | TE0808-05-BBE21-AZS019 | 15eg9eg_1e2e_4gb | REV05 | 4GB | 128MB | NANA | CAO | NACAO | TE0808-05-9BE81-AS020 | 9eg_1e2i_4gb | REV05 | 4GB | 128MB | NANA | CAO | NACAO | TE0808-05-S001S021 | 9eg_1e2i_8gb_D4gb | REV05 | 8GB4GB | 128MB | NA | CAO | CAO; Single Die DDR | TE0808-05-S020S022 | 9eg6cg_2i1e_4gb | REV05 | 4GB | 128MB | NA | CAO | CAO | TE0808-05-S025 | 6eg_1e_4gb_D | REV05 | 4GB | 128MB | NA | CAO | CAO | TE0808-05-S027S026 | 9eg_2i_4gb | REV05 | 4GB | 128MB | NA | CAO:Si5345 not assembled | CAO: without PLL | TE0808-05-S029S027 | 9eg_2i_4gb | REV05 | 4GB | 128MB | NA | CAO | CAO | TE0808-05-S035S029 | 15eg9eg_1e2i_4gb | REV05 | 4GB | 128MB | NA | CAO | CAO | TE0808-05-S036S033 | 15eg_1e_4gb | REV05 | 4GB | 128MB | NA | CAONA | CAO | TE0808-05-S038S035 | 9eg15eg_1e_4gb | REV05 | 4GB | 128MB | NA | CAO | CAO | TE0808-05-S039S036 | 6eg15eg_1e_4gb | REV05 | 4GB | 128MB | NA | CAO | CAO: without PLL | TE0808-05-9GI21-KZS038 | 9eg_2i1e_4gb | REV05 | 4GB | 128MB | NA | CAO | CAO | TE0808-05-S041S039 | 6eg_1e_4gb_D | REV05 | 4GB | 128MB | NA | CAO | CAO: without PLL | TE0808-05-BBE81-AS041 | 15eg6eg_1e_4gb_D | REV05 | 4GB | 128MB | NANA | CAO | NACAO |
*used as reference |
|
Note: Design contains also Board Part Files for TE0808+TEBF0808 configuration, this board part files are not used for this reference design.
Design supports following carriers:
Scroll Title |
---|
anchor | Table_HWC |
---|
title-alignment | center |
---|
title | Hardware Carrier |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Carrier Model | Notes |
---|
Custom PCB | use simple Board Part files, if MIO connected is different to TEBF0808 | TEBF0808* | Used as reference carrier. | TEBT0808-01 | Change UART0 to UART1 (MIO68...69) and regenerate design |
*used as reference |
Additional HW Requirements:
Scroll Title |
---|
anchor | Table_AHW |
---|
title-alignment | center |
---|
title | Additional Hardware |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Additional Hardware | Notes |
---|
--- | --- |
*used as reference |
Content
For general structure and usage of the reference design, see
Project Delivery - AMD devicesDesign Sources
Scroll Title |
---|
anchor | Table_DS |
---|
title-alignment | center |
---|
title | Design sources |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Type | Location | Notes |
---|
Vivado | <project folder>\block_design <project folder>\constraints <project folder>\ip_lib <project folder>\board_files | Vivado Project will be generated by TE Scripts | Vitis | <project folder>\sw_lib | Additional Software Template for Vitis and apps_list.csv with settings automatically for Vitis app generation |
|
Additional Sources
Scroll Title |
---|
anchor | Table_ADS |
---|
title-alignment | center |
---|
title | Additional design sources |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Type | Location | Notes |
---|
--- | --- | --- |
|
Prebuilt
Page properties |
---|
|
Notes : - prebuilt files
- Template Table:
Scroll Title |
---|
anchor | Table_PF |
---|
title-alignment | center |
---|
title | Prebuilt files |
---|
| Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
File | File-Extension | Description |
---|
BIF-File | *.bif | File with description to generate Bin-File | BIN-File | *.bin | Flash Configuration File with Boot-Image (Zynq-FPGAs) | BIT-File | *.bit | FPGA (PL Part) Configuration File | Boot Script-File | *.scr | Distro Boot Script file | DebugProbes-File | *.ltx | Definition File for Vivado/Vivado Labtools Debugging Interface | Debian SD-Image | *.img | Debian Image for SD-Card | Diverse Reports | --- | Report files in different formats | Device Tree | *.dts | Device tree (2 possible, one for u-boot and one for linux) | Hardware-Platform-Description-File | *.xsa | Exported Vivado hardware description file for Vitis and PetaLinux | LabTools Project-File | *.lpr | Vivado Labtools Project File | MCS-File | *.mcs | Flash Configuration File with Boot-Image (MicroBlaze or FPGA part only) | MMI-File | *.mmi | File with BRAM-Location to generate MCS or BIT-File with *.elf content (MicroBlaze only) | OS-Image | *.ub | Image with Linux Kernel (On Petalinux optional with Devicetree and RAM-Disk) | Software-Application-File | *.elf | Software Application for Zynq or MicroBlaze Processor Systems | SREC-File | *.srec | Converted Software Application for MicroBlaze Processor Systems |
|
|
Scroll Title |
---|
anchor | Table_PF |
---|
title-alignment | center |
---|
title | Prebuilt files (only on ZIP with prebult content) |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
File | File-Extension | Description |
---|
BIF-File | *.bif | File with description to generate Bin-File | BIN-File | *.bin | Flash Configuration File with Boot-Image (Zynq-FPGAs) | BIT-File | *.bit | FPGA (PL Part) Configuration File | Diverse Reports | --- | Report files in different formats | Hardware-Platform-Description-File | *.xsa | Exported Vivado hardware description file for Vitis and PetaLinux | LabTools Project-File | *.lpr | Vivado Labtools Project File | Software-Application-File | *.elf | Software Application for Zynq or MicroBlaze Processor Systems |
|
Download
Reference Design is only usable with the specified Vivado/Vitis/PetaLinux version. Do never use different Versions of Xilinx Software for the same Project.
Reference Design is available on:
Design Flow
Scroll Ignore |
---|
scroll-pdf | true |
---|
scroll-office | true |
---|
scroll-chm | true |
---|
scroll-docbook | true |
---|
scroll-eclipsehelp | true |
---|
scroll-epub | true |
---|
scroll-html | true |
---|
|
|
Note |
---|
Reference Design is available with and without prebuilt files. It's recommended to use TE prebuilt files for first launch. |
Trenz Electronic provides a tcl based built environment based on Xilinx Design Flow.
See also:
The Trenz Electronic FPGA Reference Designs are TCL-script based project. Command files for execution will be generated with "_create_win_setup.cmd" on Windows OS and "_create_linux_setup.sh" on Linux OS.
TE Scripts are only needed to generate the vivado project, all other additional steps are optional and can also executed by Xilinx Vivado/Vitis GUI. For currently Scripts limitations on Win and Linux OS see: Project Delivery Currently limitations of functionality
Note |
---|
Caution! Win OS has a 260 character limit for path lengths which can affect the Vivado tools. To avoid this issue, use Virtual Drive or the shortest possible names and directory locations for the reference design (for example "x:\<project folder>") |
Run _create_win_setup.cmd/_create_linux_setup.sh and follow instructions on shell:
Code Block |
---|
language | bash |
---|
theme | Midnight |
---|
title | _create_win_setup.cmd/_create_linux_setup.sh |
---|
|
------------------------Set design paths----------------------------
-- Run Design with: _create_win_setup
-- Use Design Path: <absolute project path>
--------------------------------------------------------------------
-------------------------TE Reference Design---------------------------
--------------------------------------------------------------------
-- (0) Module selection guide, project creation...prebuilt export...
-- (1) Create minimum setup of CMD-Files and exit Batch
-- (2) Create maximum setup of CMD-Files and exit Batch
-- (3) (internal only) Dev
-- (4) (internal only) Prod
-- (c) Go to CMD-File Generation (Manual setup)
-- (d) Go to Documentation (Web Documentation)
-- (g) Install Board Files from Xilinx Board Store (beta)
-- (a) Start design with unsupported Vivado Version (beta)
-- (x) Exit Batch (nothing is done!)
----
Select (ex.:'0' for module selection guide): |
- Press 0 and enter to start "Module Selection Guide"
- Createproject and follow instructions of the product selection guide, settings file will be configured automatically during this process.
Create hardware description file (.xsa file) and export to prebuilt folder
Code Block |
---|
language | py |
---|
theme | Midnight |
---|
title | run on Vivado TCL (Script generates design and export files into "<project folder>\prebuilt\hardware\<short name>") |
---|
|
TE::hw_build_design -export_prebuilt |
Info |
---|
Using Vivado GUI is the same, except file export to prebuilt folder. |
Generate Programming Files with Vitis
Code Block |
---|
language | py |
---|
theme | Midnight |
---|
title | run on Vivado TCL (Script generates applications and bootable files, which are defined in "test_board\sw_lib\apps_list.csv") |
---|
|
TE::sw_run_vitis -all
TE::sw_run_vitis (optional; Start Vitis from Vivado GUI or start with TE Scripts on Vivado TCL) |
Note |
---|
TCL scripts generate also platform project, this must be done manually in case GUI is used. See Vitis |
Launch
Scroll Ignore |
---|
scroll-pdf | true |
---|
scroll-office | true |
---|
scroll-chm | true |
---|
scroll-docbook | true |
---|
scroll-eclipsehelp | true |
---|
scroll-epub | true |
---|
scroll-html | true |
---|
|
|
Page properties |
---|
|
Note: - Programming and Startup procedure
|
Programming
Note |
---|
Check Module and Carrier TRMs for proper HW configuration before you try any design. Reference Design is also available with prebuilt files. It's recommended to use TE prebuilt files for first launch. |
Xilinx documentation for programming and debugging: Vivado/Vitis/SDSoC-Xilinx Software Programming and Debugging
Get prebuilt boot binaries
- Run _create_win_setup.cmd/_create_linux_setup.sh and follow instructions on shell
- Press 0 and enter to start "Module Selection Guide"
- Select assembly version
- Validate selection
Select create and open delivery binary folder
Info |
---|
Note: Folder "<project folder>\_binaries_<Article Name>" with subfolder "boot_<app name>" for different applications will be generated |
QSPI-Boot mode
- Connect JTAG and power on carrier with module
Open Vivado Project with "vivado_open_existing_project_guimode.cmd" or if not created, create with "vivado_create_project_guimode.cmd"
Code Block |
---|
language | bash |
---|
theme | Midnight |
---|
title | run on Vivado TCL (Script programs BOOT.bin on QSPI flash) |
---|
|
TE::pr_program_flash -swapp hello_te0808 |
SD-Boot mode
This does not work, because SD controller is not selected on PS.
JTAG
Load configuration and Application with Vitis Debugger into device
Usage
QSPI Boot:
- Prepare HW like described on section Programming
- Connect UART USB (most cases same as JTAG)
Select QSPI as Boot Mode
Info |
---|
Note: See TRM of the Carrier, which is used. |
Power On PCB
Expand |
---|
|
1. ZynqMP Boot ROM FSBL from QSPI into OCM, 2. FSBL init the PS, programs the PL using the bitstream and loads PMU, ATF and U-boot from QSPI into DDR |
System Design - Vivado
Scroll Ignore |
---|
scroll-pdf | true |
---|
scroll-office | true |
---|
scroll-chm | true |
---|
scroll-docbook | true |
---|
scroll-eclipsehelp | true |
---|
scroll-epub | true |
---|
scroll-html | true |
---|
|
|
Block Design
Scroll Title |
---|
anchor | Figure_BD |
---|
title-alignment | center |
---|
title | Block Design |
---|
|
|
PS Interfaces
Activated interfaces:
Scroll Title |
---|
anchor | Table_PSI |
---|
title-alignment | center |
---|
title | PS Interfaces |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Type | Note |
---|
DDR |
| QSPI | MIO | UART0 | MIO, please select other one, if you have connected UART to second controller or other MIO | SWDT0..1 |
| TTC0..3 |
|
|
Constrains
Basic module constrains
Code Block |
---|
language | ruby |
---|
title | _i_bitgen.xdc |
---|
|
set_property BITSTREAM.GENERAL.COMPRESS TRUE [current_design]
set_property BITSTREAM.CONFIG.UNUSEDPIN PULLNONE [current_design] |
Design specific constrain
Not needed.
Software Design - Vitis
Scroll Ignore |
---|
scroll-pdf | true |
---|
scroll-office | true |
---|
scroll-chm | true |
---|
scroll-docbook | true |
---|
scroll-eclipsehelp | true |
---|
scroll-epub | true |
---|
scroll-html | true |
---|
|
|
For Vitis project creation, follow instructions from:
Vitis
Application
Page properties |
---|
|
---------------------------------------------------------- FPGA Example ---------------------------------------------------------- scuMCS Firmware to configure SI5338 and Reset System. srec_spi_bootloaderTE modified 20212023.2 SREC Bootloader to load app or second bootloader from flash into DDR Descriptions: - Modified Files: blconfig.h, bootloader.c
- Changes:
- Add some console outputs and changed bootloader read address.
- Add bugfix for 2018.2 qspi flash
xilisf_v5_11TE modified 20212023.2 xilisf_v5_11 - Changed default Flash type to 5.
---------------------------------------------------------- Zynq Example: ---------------------------------------------------------- fsblTE modified 20222023.2 FSBL General: Module Specific: - Add Files: all TE Files start with te_*
- READ MAC from EEPROM and make Address accessible by UBOOT (need copy defines on uboot platform-top.h)
- CPLD access
- Read CPLD Firmware and SoC Type
- Configure Marvell PHY
---------------------------------------------------------- ZynqMP Example: ---------------------------------------------------------- zynqmp_fsblTE modified 20222023.2 FSBL General: - Modified Files: xfsbl_main.c, xfsbl_hooks.h/.c, xfsbl_board.h/.c (search for 'TE Mod' on source code)
- Add Files: te_xfsbl_hooks.h/.c (for hooks and board)
- General Changes:
- Display FSBL Banner and Device Name
Module Specific: - Add Files: all TE Files start with te_*
- Si5338 Configuration
- ETH+OTG Reset over MIO
zynqmp_pmufwXilinx default PMU firmware. ---------------------------------------------------------- General Example: ---------------------------------------------------------- hello_te0820Hello TE0820 is a Xilinx Hello World example as endless loop instead of one console output. u-bootU-Boot.elf is generated with PetaLinux. Vitis is used to generate Boot.bin. |
Template location: "<project folder>\sw_lib\sw_apps\"
zynqmp_fsbl
TE modified 20222023.2 FSBL
General:
- Modified Files: xfsbl_main.c, xfsbl_hooks.h/.c, xfsbl_board.h/.c (search for 'TE Mod' on source code)
- Add Files: te_xfsbl_hooks.h/.c (for hooks and board)
- General Changes:
- Display FSBL Banner and Device Name
hello_te0808
Hello TE0808 is a Xilinx Hello World example as endless loop instead of one console output.
Additional Software
Scroll Ignore |
---|
scroll-pdf | true |
---|
scroll-office | true |
---|
scroll-chm | true |
---|
scroll-docbook | true |
---|
scroll-eclipsehelp | true |
---|
scroll-epub | true |
---|
scroll-html | true |
---|
|
|
Page properties |
---|
|
Note:
- Add description for other Software, for example SI CLK Builder ...
- SI5338 and SI5345 also Link to:
|
No additional software is needed.
Appx. A: Change History and Legal Notices
Scroll Ignore |
---|
scroll-pdf | true |
---|
scroll-office | true |
---|
scroll-chm | true |
---|
scroll-docbook | true |
---|
scroll-eclipsehelp | true |
---|
scroll-epub | true |
---|
scroll-html | true |
---|
|
|
Document Change History
To get content of older revision go to "Change History" of this page and select older document revision number.
Page properties |
---|
|
- Note this list must be only updated, if the document is online on public doc!
- It's semi automatically, so do following
Add new row below first Copy "Page Information Macro (date)" Macro-Preview, Metadata Version number, Author Name and description to the empty row. Important Revision number must be the same as the Wiki document revision number Update Metadata = "Page Information Macro (current-version)" Preview+1 and add Author and change description. --> this point is will be deleted on newer pdf export template - Metadata is only used of compatibility of older exports
|
Scroll Title |
---|
anchor | Table_dch |
---|
title-alignment | center |
---|
title | Document change history. |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | 2*,*,3*,4* |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Date | Document Revision | Authors | Description |
---|
Page info |
---|
infoType | Modified date |
---|
dateFormat | yyyy-MM-dd |
---|
type | Flat |
---|
|
| Page info |
---|
infoType | Current version |
---|
dateFormat | yyyy-MM-dd |
---|
prefix | v. |
---|
type | Flat |
---|
|
| Page info |
---|
infoType | Modified by |
---|
type | Flat |
---|
|
| - 2023.2 release
- new assembly variants
| 2023-06-14 | v.45 | Manuela Strücker | - 2022.2 release
- new assembly variants
| 2023-04-13 | v.43 | Manuela Strücker | | 2022-09-29 | v.41 | Manuela Strücker | - script update
- new assembly variants
| 2022-09-12 | v.40 | Manuela Strücker | - update board part files compatible to Vivado 2021.2.1
| 2022-09-06 | v.38 | Manuela Strücker | | 2022-03-16 | v.36 | Manuela Strücker | | 2021-05-25 | v.35 | Manuela Strücker | | | | | | 2021-02-05 | v.33 | John Hartfiel | - Release 2020.2
- Document Style update
| 2021-02-05 | v.31 | John Hartfiel | | 2020-03-25 | v.28 | John Hartfiel | | 2020-01-27 | v.27 | John Hartfiel | | 2020-01-22 | v.26 | John Hartfiel | - new assembly variants
- Release 2019.2
| 2019-08-09 | v.24 | John Hartfiel | - new assembly variants
- small document style update
| 2019-05-07 | v.22 | John Hartfiel | | 2018-07-11 | v.21 | John Hartfiel | | | v.20 | John Hartfiel | | 2018-02-08 | v.19 | John Hartfiel | | 2017-12-20 | v.14 | John Hartfiel | - Design Update
- typo correction on documentation
| 2017-11-22 | v.10 | John Hartfiel | - Update assembly versions with new Flash size
- Update HW Table Name
- Update Design
| 2017-11-14 | v.6 | John Hartfiel | | -- | all | Page info |
---|
infoType | Modified users |
---|
dateFormat | yyyy-MM-dd |
---|
type | Flat |
---|
|
| -- |
|
Legal Notices
Include Page |
---|
| IN:Legal Notices |
---|
| IN:Legal Notices |
---|
|