HTML |
---|
<!-- Template Revision 1.4 beta (HTML comment will not display, it's not needed to remove them. For Template/Skeleton changes, increase Template Revision number. So we can check faster, if the TRM style is up to date) --> |
...
The configuration of the I/O's MIO13 - MIO77 are depending on the base-board peripherals connected to these pins.
Page break
The B2B connectors J1 and J2 provide also access to the MGT banks of the Zynq UltraScale+ MPSoC. There are 8 high-speed data lanes (Xilinx GTH / GTR transceiver) available composed as differential signaling pairs for both directions (RX/TX).
...
Bank | Type | B2B Connector | Count of MGT Lanes | Schematic Names / Connector Pins | MGT Bank's Reference Clock Inputs |
---|---|---|---|---|---|
2241) | GTH | J1 | 4 GTH lanes (4 RX / 4TX) | B224_RX3_P, B224_RX3_N, pins J1-51, J1-53 B224_RX2_P, B224_RX2_N, pins J1-57, J1-59 B224_RX1_P, B224_RX1_N, pins J1-63, J1-65 B224_RX0_P, B224_RX0_N, pins J1-69, J1-71 | 1 reference clock signal (B224_CLK0) from B2B connector 1 reference clock signal (B224_CLK1) from programmable |
505 | GTR | J2 | 4 GTR lanes (4 RX / 4TX) | B505_RX3_P, B505_RX3_N, pins J2-5154, J2-4952 B505_RX2_P, B505_RX2_N, pins J2-5760, J2-5558 B505_RX1_P, B505_RX1_N, pins J2-6366, J2-6164 B505_RX0_P, B505_RX0_N, pins J2-6972, J2-6770 | 2 reference clock signals (B505_CLK0, B505_CLK1) from B2B connector 2 reference clock signals (B505_CLK2, B505_CLK3) from programmable |
...
Date | Revision | Contributors | Description | ||||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
|
|
|
| ||||||||||||||||||||||||
2019-07-15 | v.36 | John Hartfiel |
| ||||||||||||||||||||||||
2019-07-02 | v.35 | John Hartfiel |
| ||||||||||||||||||||||||
2019-06-19 | v.33 | John Hartfiel |
| ||||||||||||||||||||||||
2018-08-20 | v.29 | John Hartfiel |
| ||||||||||||||||||||||||
2018-08-06 | v.28 | John Hartfiel |
| ||||||||||||||||||||||||
2017-11-13 | v.23 | Ali Naseri |
| ||||||||||||||||||||||||
2017-11-13 | v.19 | John Hartfiel |
| ||||||||||||||||||||||||
2017-10-19 | v.18 | John Hartfiel |
| ||||||||||||||||||||||||
2017-08-15 | v.17 | Vitali Tsiukala |
| ||||||||||||||||||||||||
2017-08-07 | v.14 | Jan Kumann |
| ||||||||||||||||||||||||
2017-05-17 | V.4 | Ali Naseri | Current TRM release. | ||||||||||||||||||||||||
2017-05-10 | v.1 | Ali Naseri | Initial document. |
...