Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

JTAGEN set carrier board CPLD into the chain for firmware update. In normal mode JTAG is routed directly to Module. Set S3-ENJTAG to off OFF to get access to carrier CPLD.

JTAGMODE set module CPLD into the chain for firmware update. In normal mode  JTAG is routed directly to FPGA. Set S3-ENJTAG, S3-M1 and S3-M2 to on ON to get access to module CPLD. Attention VADJ is set to 1.8V in this mode.

...

EN_FMC is set to logical one after delay.

VADJ Selection Table:

M1M2Description
OFFOFFVADJ: 1.8V
OFFONVADJ: 2.5V
ONOFFVADJ: 3.3V
ONONVADJ: 1.8V, Attention: Also Module CPLD access is enabled, see JTAG description.

 

Reset

RESIN (negative Reset) to module, can be set by S2 button.

...

DateDocument RevisionCPLD Firmware RevisionSupported PCB RevisionAuthorsDescription
2016-15-11

 

REV02REV03, REV04

John Hartfiel

Work in progress
2016-15-11v.1820REV02REV03, REV04John HartfielRevision 02 finished
2016-04-11

 

v.1

--- 

John Hartfiel

Initial release
 All  
 

...