Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

The Trenz Electronic TE0724 is an industrial-grade SoC module based on Xilinx Zynq-7010, which provides a dual core ARM Cortex A9 and a . It provides a gigabit ethernet transceiver, 1GByte of DDR3L SDRAM, 32 MByte Flash memory as configration and data storage. it includes strong pwerregulators for all needed voltages and a robust high-speed connector for in- and outputs. It has a 6 x 4 cm form factor.

...

Additional assembly options are available for cost or performance optimization upon request.

Main Components

Table 1: TE0xxx-xx main components.

Add description list of PCB labels here...

Initial Delivery State

...

Storage device name

...

Content

...

Notes

...

..

...

..

...

Table 1: Initial delivery state of programmable devices on the module.

Boot Process

By default the ... supports QSPI and SD Card boot modes which is controlled by the MODE input signal from the B2B connector JM..

...

MODE Signal State

...

High or open

...

SD Card

...

Low or ground

...

QSPI Interface

Table 2: Selecting power-on boot device.

Signals, Interfaces and Pins

HTML
<!--
Connections and Interfaces or B2B Pin's which are accessible by User
  -->

Board to Board (B2B) I/Os

I/O signals connected to the SoCs I/O bank and B2B connector: 

...

draw.io Diagram
borderfalse
viewerToolbartrue
fitWindowfalse
diagramNameTE0724-02_Top
simpleViewertrue
width
linksauto
tbstyletop
lboxtrue
diagramWidth641
revision2
draw.io Diagram
borderfalse
viewerToolbartrue
fitWindowfalse
diagramNameTE0724-02_Bottom
simpleViewertrue
width
linksauto
tbstyletop
lboxtrue
diagramWidth641
revision3

Table 1: TE0724-02 main components.

  1. XILINX ZYNQ XC7Z020-2CLG400C, U1
  2. Gigabit Ethernet Transceiver Alaska 88E1512, U7
  3. Power Manager Dialog DA9062, U4
  4. 1GByte - 2x 4Gbit DDR3L RAM, U3, U5
  5. 32MByte Spansion SPI Flash S25FL256, U13
  6. 128KByte Serial EEPROM Microchip 24AA, U10
  7.  CAN Transceiver MCP2542FDT, U2
  8.  160 Pin Samtec B2B Connector ST5-80-1.50-L-D-P-TR, J1

Initial Delivery State

Storage device name

Content

Notes

Spansion SPI Flash S25FL256, U13

Empty


Microchip 24AA128T, U10Empty
Microchip 24AA025E48T, U23EmptyEEPROM for MAC-Address.
TPS3106K33DBVR, U26EmptyRequired for Zynq eFUSE (ERRATA ADDENDUM)

Table 1: Initial delivery state of programmable devices on the module.

Boot Process

Boot mode is selected via two pins at B2B connector J2. By default the TE0724 supports JTAG and SPI Boot Mode. Connecting a SD Card via B2B connector to MIO Pins 40 to 45 or MIO 46 to 51 gives the possibility to boot from SD Card.



Boot mode

MODE1 J1-2

MODE0 J1-4

JTAG (cascade)LOWLOW
invalidLOWHIGH
SPIHIGHLOW
SD CARD (not on module)HIGHHIGH


Table 2: Boot mode selection.


Signals, Interfaces and Pins

Table x: General overview of PL I/O signals connected to the B2B connectors.

All PS MIO banks are powered by on-module DC-DC power rail. All PL I/O banks have separate VCCO input pins in the B2B connectors, valid VCCO should be supplied from the carrier board.

For detailed information about the pin out, please refer to the Pin-out Tables. 

The configuration of the PS I/Os MIOx, MIOx ... MIOx, ... depend on the carrier board peripherals connected to these pins.

HTML
<!--
TO-DO (future):
If Vivado board part files are available for this module, the standard configuration of the MIO pins by using this board part files should be mentioned here. This standard configuration of those pins are also apparent of the on-board peripherals of base-boards related to the module.
  -->

...

HTML
<!--
MGTConnections lanesand shouldInterfaces beor listed separately, as they are more specific than just general I/Os.  B2B Pin's which are accessible by User
  -->

MGT (Multi Gigabit Transceiver) lane consists of one transmit and one receive (TX/RX) differential pairs, two signals each or four signals total per one MGT lane. Following table lists lane number, MGT bank number, transceiver type, signal schematic name, board-to-board pin connection and FPGA pins connection:

...

Board to Board (B2B) I/Os

I/O signals connected to the SoCs I/O bank and B2B connector: 

BankType
Signal NameB2B PinFPGA Pin0225GTH
  • MGT_RX0_P
  • MGT_RX0_N
  • MGT_TX0_P
  • MGT_TX0_N
  • JM3-8
  • JM3-10
  • JM3-7
  • JM3-9
  • MGTHRXP0_225, Y2
  • MGTHRXN0_225, Y1
  • MGTHTXP0_225, AA4
  • MGTHTXN0_225, AA3
1225GTH
  • MGT_RX1_P
  • MGT_RX1_N
  • MGT_TX1_P
  • MGT_TX1_N
  • JM3-14
  • JM3-16
  • JM3-13
  • JM3-15
  • MGTHRXP1_225, V2
  • MGTHRXN1_225, V1
  • MGTHTXP1_225, W4
  • MGTHTXN1_225, W3
............4224GTH
  • MGT_RX4_P
  • MGT_RX4_N
  • MGT_TX4_P
  • MGT_TX4_N
  • JM1-12
  • JM1-10
  • JM1-6
  • JM1-4
  • MGTHRXP0_224, AH2
  • MGTHRXN0_224, AH1
  • MGTHTXP0_224, AG4
  • MGTHTXN0_224, AG3
5224GTH
  • MGT_RX5_P
  • MGT_RX5_N
  • MGT_TX5_P
  • MGT_TX5_N
  • JM1-24
  • JM1-22
  • JM1-18
  • JM1-16
  • MGTHRXP1_224, AF2
  • MGTHRXN1_224, AF1
  • MGTHTXP1_224, AF6
  • MGTHTXN1_224, AF5
............

Table x: MGT lanes.

Below are listed MGT banks reference clock sources.

...

B2B ConnectorI/O Signal CountBank VoltageNotes
500MIOJ18 I/Os3.3VOn-module power supply.
501MIOJ112 I/Os1.8VOn-module power supply.
34HRJ132 I/Os or 16 LVDS pairs3.3VOn-module power supply.
35HRJ148 I/Os or 24 LVDS pairsVCCIO_35Supplied by the carrier board.

Table 3: General overview of PL I/O signals connected to the B2B connectors.


All PS MIO banks are powered by on-module DC-DC power rails. Valid VCCO_35 should be supplied from the carrier board.

For detailed information about the pin out, please refer to the Pin-out Tables. 

The configuration of the PS I/Os MIO40 to MIO51 depend on the carrier board peripherals connected to these pins.

HTML
<!--
TO-DO (future):
If Vivado board part files are available for this module, the standard configuration of the MIO pins by using this board part files should be mentioned here. This standard configuration of those pins are also apparent of the on-board peripherals of base-boards related to the module.
  -->


HTML
<!--
MGT lanes should be listed separately, as they are more specific than just general I/Os.  
  -->

...


JTAG Interface

JTAG access to the ... ZYNQ is provided through B2B connector .... J1 and testpoints.

JTAG Signal

B2B Connector Pin

TCKJMxJ1-xx147
TDIJMxJ1-xx151
TDOJMxJ1-xx145
TMSJMxJ1-xx149

Table 54: JTAG interface signals.

System Controller CPLD I/O Pins

...

Pin NameModeFunctionB2B Connector PinDefault Configuration
PGOODOutputPower GoodJ1-148Active high when all on-module power supplies are working properly.
JTAGENInputJTAG SelectJ2-131Low for normal operation.
..........

Table x5: System Controller CPLD I/O pins.

...