Page History
...
SC CPLD U5 Pins and Interfaces | Connected to | Function | Notes |
---|---|---|---|
200MHZCLK_EN | Oscillator U1, pin 1 | Oscillator U1 control line | enables 200.0000MHz oscillator U1 |
BUTTON | Push Button S2 | user | Reset Button |
CPLD_JTAG_TDO | header J8, pin 3 | SC CPLD JTAG interface | SC CPLD JTAG interface enabled when DIP-switch S1-1 in ON-position |
CPLD_JTAG_TDI | header J8, pin 2 | ||
CPLD_JTAG_TCK | header J8, pin 4 | ||
CPLD_JTAG_TMS | header J8, pin 1 | ||
JTAG_EN | DIP switch S1-1 | ||
DDR3_SCL | SO-DIMM U2. pin 202 | I²C bus of DDR3 SO-DIMM socket | I²C bus interface connected to FPGA |
DDR3_SDA | SO-DIMM U2. pin 200 | ||
PLL_SCL | Si5338 U13, pin 12 | I²C bus of SI5338 quad clock PLL | I²C bus interface connected to FPGA |
PLL_SDA | Si5338 U13, pin 19 | ||
PCIE_RSTb | PCIe J1, pin A11 | PCIe reset input | refer to current SC CPLD firmware for functionality |
FEX_DIR / FEX0 ... FEX11 | FPGA bank 14 | user GPIO | refer to current SC CPLD firmware for functionality |
F1PWM | FAN connector J4, pin 4 | FPGA FAN control | refer to current SC CPLD firmware for functionality |
F1SENSE | FAN connector J4, pin 3 | ||
FAN_FMC_EN | Load Switch U25, pin 4 | FMC FAN enable | |
FMC_PG_C2M | FMC J2, pin D1 | FMC control signals | refer to current SC CPLD firmware for functionality |
FMC_PG_M2C | FMC J2, pin F1 | ||
FMC_PRSNT_M2C_L | FMC J2, pin H2 | ||
FMC_SCL | FMC J2, pin C30 | FMC I²C | I²C connected to FPGA |
FMC_SDA | FMC J2, pin C31 | ||
FMC_TCK | FMC J2, pin D29 | FMC JTAG | refer to current SC CPLD firmware for functionality |
FMC_TDI | FMC J2, pin D30 | ||
FMC_TDO | FMC J2, pin D31 | ||
FMC_TMS | FMC J2, pin D33 | ||
FMC_TRST | FMC J2, pin D34 | ||
DONE | FPGA bank 0, pin J7 | FPGA configuration signal | PL configuration completed |
PROGRAM_B | FPGA bank 0, pin P6 | PL configuration reset signal | |
LED1 | Green LED D11 | LED status signal | refer to current SC CPLD firmware for functionality |
FPGA_IIC_OE | FPGA bank 14, pin F25 | SC CPLD works as I²C switch with the FPGA as I²C-Master and on-board peripherals as I²C-Slaves | I²C output enable |
FPGA_IIC_SCL | FPGA bank 14, pin G26 | I²C clock line | |
FPGA_IIC_SDA | FPGA bank 14, pin G25 | I²C data line | |
EN_1V8 | DC-DC U20, pin 27 | Power control | enable signal DCDC U20, voltage '1V8'DC-DC U20 |
PG_1V8in | DC-DC U20, pin 28 | power good signal DCDC U20, voltage '1V8'DC-DC U20 | |
EN_3V3FMCout | DC-DC U15, pin 27 | enable signal DCDC U15, voltage 'EN_3V3FMC'DC-DC U15 | |
PG_3V3in | DC-DC U15, pin 28 | power good signal U15, voltage 'EN_3V3FMC'DC-DC U15 | |
EN_FMC_VADJout | DC-DC U7, pin 52 | enable signal DCDC U7, voltage 'FMC_VADJ'DC-DC U7 | |
PG_FMC_VADJin | DC-DC U7, pin 46 | power good DCDC U7, voltage 'FMC_VADJ'DC-DC U7 | |
VID0_FMC_VADJ, | outDC-DC U7, pin 45, 44, 43 | DCDC U7 power selection pin | |
VID0_FMC_VADJ_CTRL, | inDIP switch S1-2, DIP switch S1-3, DIP switch S1-4 | Power selection of FMC_VADJ, forwarded to DCDC U7 | |
LTM_1V5_RUNout | DC-DC U3, pin F5 | enable signals of DCDC U3, U4 (LTM4676) refer to current SC CPLD firmware for functionality | |
LTM_4V_RUNout | DC-DC U3, pin F5 | ||
LTM_SCL | in / outDC-DC U3 / U4, pin E6 | DCDC U3, U4 (LTM4676) I²C | I²C Address U3: 0x40 I²C Address U4: 0x4F I²C interface of LTM4676 ICs |
LTM_SDA | in / outDC-DC U3 / U4, pin D6 | ||
LTM1_ALERTin | DC-DC U4, pin E5 | DCDC U3, U4 (LTM4676) control, active low | refer to current SC CPLD firmware for functionality |
LTM2_ALERTin | DC-DC U3, pin E5 | ||
LTM_1V_IO0in / out | DC-DC U4, pin E4 | ||
LTM_1V_IO1in / out | DC-DC U4, pin F5 | ||
LTM_1V5_4V_IO0 | in / outDC-DC U3, pin E4 | ||
LTM_1V5_4V_IO1 | in / outDC-DC U3, pin F4 |
Table 11: System Controller CPLD I/O pins
...
Overview
Content Tools