...
The Trenz Electronic TE0022-01 board is an industrial-grade SoC module based on Intel Cyclone V FPGA, a Ethernet an ethernet PHY, one GByte DDR3 SDRAM per HPS and FPGA, two one 32 MByte Quad SPI Flash memory for configuration and operation per HPS and FPGA, and powerful switching-mode power supplies for all on-board voltages.
...
Scroll Title |
---|
anchor | Table_OBP |
---|
title | On board peripherals |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Chip/Interface | Designator | Notes |
---|
Temperature Sensor | U16 | DDR3 SDRAM | U26...29 |
| QSPI | Ethernet | U1 | SPI | U6, U15 |
| EEPROM | U38 |
|
|
|
|
|
|
| Intel Cyclone V | U10 |
| SD Card | J3 |
| Switch | S2 |
| JTAG | U21 |
| UART | U30 |
| HDMI | U23 |
| Intel MAX10 | U41 |
| PMOD | P1...4 |
| Power Monitoring | U54 |
| USB | U8 |
| Ethernet | U1 |
| DDR3 SDRAM | U26...29 |
|
|
Temperatur Sensor
The temperature sensor ADT7410 is implemented on the TEI0022 board.
Quad SPI Flash Memory
Page properties |
---|
|
Notes : Minimum and Maximum density of quad SPI flash must be mentioned for other assembly options. |
Scroll Title |
---|
anchor | Table_OBP_SPI |
---|
title | Quad SPI interface MIOs and pins |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | widths | sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
MIO Pin | Schematic | U?? Pin | Notes |
---|
...
anchor | Table_OBP_RTC |
---|
title | I2C interface MIOs and pins |
---|
There are two QSPI flash memory components implemented. One of them is used for the HPS (U6) and the other for the FPGA (U15). The flash memory is connected to its specific interface.
EEPROM
On the board are two EEPROMs used. One is used for the JTAG configuration (U31). The other is used for the ethernet MAC (U38). The last one is connected via I2C connection as specified in the table.
...
EEPROM
Scroll Title |
---|
anchor | Table_OBP_EEP |
---|
title | I2C EEPROM interface MIOs and pins |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | widths | sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
MIO Pin | Schematic | U?? Pin | Notes |
---|
Scroll Title |
---|
anchor | Table_OBP_I2C_EEPROM |
---|
title | I2C address for EEPROM |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
MIO Pin | I2C Address | Designator | Notes |
---|
HPS: A25, H23 | 0x50 | U38 | Ethernet MAC |
|
LEDs
Scroll Title |
---|
anchor | Table_OBP_LED |
---|
title | On-board LEDs |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Designator | Color | Connected to | Active Level | Note |
---|
D11 | Green | Intel Cyclone V HPS | L | User LED | D12 | Green | Intel Cyclone V HPS | L | User LED | D13 | Green | Intel Cyclone V FPGA | L | User LED | D14 | Green | Intel Cyclone V FPGA | L | User LED | D8 | Green | Intel Cyclone V FPGA | L | Status: Configuration "Done" | D15 | Green | FT234XD | L | UART | D18 | Green | UART TX | H | UART | D19 | Green | UART RX | H | UART | D21 | Green | +12.0V | H | Status of +12.0V voltage rail | D1 | Green | +12.0V_FMC | H | Status of +12.0V_FMC voltage rail | D2 | Green | +5.0V | H | Status of +5.0V voltage rail | D3 | Green | +3.3V | H | Status of +3.3V voltage rail | D20 | Green | +3.3V_MAX10 | H | Status of +3.3V_MAX10 voltage rail | D22 | Green | +3.3V_FMC | H | Status of +3.3V_FMC voltage rail | D4 | Green | +2.5V | H | Status of +2.5V voltage rail | D5 | Green | +1.8V | H | Status of +1.8V voltage rail | D7 | Green | VCC | H | Status of VCC voltage rail | D9 | Green | FMC_VADJ | H | Status of FMC_VADJ voltage rail | D6 | Green | VDD_DDR_FPGA | H | Status of VDD_DDR_FPGA voltage rail | D23 | Green | VDD_DDR_HPS | H | Status of VDD_DDR_HPS voltage rail | D17 | Green | VTT_DDR_FPGA | H | Status of VTT_DDR_FPGA voltage rail | D10 | Green | VTT_DDR_HPS | H | Status of VTT_DDR_HPS voltage rail |
|
...
Scroll Title |
---|
anchor | Table_OBP_CLK |
---|
title | Osillators |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Designator | Description | Frequency | Note |
---|
U2 | Ethernet | 25 MHz |
| U37 | FPGA | 50 MHz | Bank 5B and MAX10 | U35 | FPGA | 50 MHz | Bank 4A and 3B |
|
|
|
| U44 | HPS | 24 25 MHz | CLK1, CLK2 | U32 | FTDI | 12 MHz |
| U3 | HDMI | 12 MHz |
| U34 | USB | 24 MHz |
|
|
|
|
|
|
|
|
|
| HPS | 25 MHz | CLK1 HPS SOCKIT |
| HPS | 25 MHz | CLK2 HPS SOCKIT |
| FPGA | 50 MHz | Bank 3B SOCKIT |
| FPGA | 50 MHz | Bank 4A SOCKIT |
| FPGA | 50 MHz | Bank 5B SOCKIT |
| FPGA | 50 MHz | Bank 8A SOCKIT |
| FPGA | 50 MHz | Pin P8/9 SOCKIT |
|
|
|
|
|
...