Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.


Page properties
hiddentrue
idComments

Design Name is always "TE Series Name" + Design name, for example "TE0720 Test Board"


20220824112022-01-2510 QSPI-Boot mode and SD-Boot mode. Is implemented in BOOT.bin
  • corrected Boot Source File in Boot Script-File
  • 2022-01-1492021-06-2882021-06-0172021-05-046 zynq_ from zynq_fsbl2021-04-274
  • minor typing corrections
  • replaced SDK by Vitis
  • changed from / to \ for windows paths
  • replaced <design name> by <project folder>
  • added "" for path names
  • added boot.src description
  • added USB for programming1
  • swapped order from prebuilt files
  • DateVersionChangesAuthor
    2023-06-133.1.
    • Modification from link "available short link"
    ma16
    • Design flow:
      • added alternative programming files in Petalinux
    • added chapter FSBL Patch in Software Design - Petalinux
    ma
    2023-06-013.1.15
    • removed u-boot.dtb from
    • Design flow
    ma
    2023-06-01ma3.1.14
    • extended notes for microblaze boot process with linux
    • add u.boot.dtb to petalinux notes
    • add dtb to prebuilt content
    • replace 20.2 with 21.2
    jh
    • expandable lists for revision history and supported hardware
    wh
    2023-05-253.1.13
    • updated according to Vivado 2022.2
    ma
    2023-02-083.1.
    • added boot process for Microblaze
    • minor typos, formatting
    ma12
    • removed content of
      • Special FSBL for QSPI programming
    ma
    2022-08-243.1.
    • carrier reference note
    jh11
    • Modification from link "available short link"
    ma
    2022-01-253.1.10
    • removed
    ma
    2021-04-283.1.5
    • added macro "Scroll ignore" for suppression of horizontal dividing lines during .pdf-export
    • minor typos, formatting
    ma
    • u-boot.dtb from QSPI-Boot mode and SD-Boot mode. Is implemented in BOOT.bin
    • corrected Boot Source File in Boot Script-File
    ma
    2022-01-143.1.9
    • extended notes for microblaze boot process with linux
    • add u.boot.dtb to petalinux notes
    • add dtb to prebuilt content
    • replace 20.2 with 21.2
    jh
    2021-06-283.1.8
    • added boot process for Microblaze
    • minor typos, formatting
    ma
    2021-06-013.1.7
    • carrier reference note
    jh
    2021-05-043.1.6
    • removed zynq_ from zynq_fsbl
    ma
    2021-04-283.1.5
    • added macro "Scroll ignore" for suppression of horizontal dividing lines during .pdf-export
    • minor typos, formatting
    ma
    2021-04-273.1.4
    • Version History
      • changed from list to table
    • Design flow
      • removed step 5 from Design flow
      • changed link from TE Board Part Files to Vivado Board Part Flow
      • changed cmd shell from picture to codeblock
      • added hidden template for "Copy PetaLinux build image files", depending from hardware
      • added hidden template for "Power on PCB", depending from hardware
    • Usage update of boot process
    • Requirements - Hardware
      • added "*used as reference" for hardware requirements
    • all
      • placed a horizontal separation line under each chapter heading
      • changed title-alignment for tables from left to center
    • all tables
      • added "<project folder>\board_files" in Vivado design sources
    • Version History
      • changed from list to table
    • Design flow
      • removed step 5 from Design flow
      • changed link from TE Board Part Files to Vivado Board Part Flow
      • changed cmd shell from picture to codeblock
      • added hidden template for "Copy PetaLinux build image files", depending from hardware
      • added hidden template for "Power on PCB", depending from hardware
    • Usage update of boot process
    • Requirements - Hardware
      • added "*used as reference" for hardware requirements
    • all
      • placed a horizontal separation line under each chapter heading
      • changed title-alignment for tables from left to center
    • all tables
      • added "<project folder>\board_files" in Vivado design sources
    ma3.1.3
    • Design Flow
      • formatting
    • Launch
      • formatting
    ma3.1.2
    ma

    3.1.3
    • Design Flow
      • formatting
    • Launch
      • formatting
    ma

    3.1.2
    • minor typing corrections
    • replaced SDK by Vitis
    • changed from / to \ for windows paths
    • replaced <design name> by <project folder>
    • added "" for path names
    • added boot.src description
    • added USB for programming
    ma

    3.1.1
    • swapped order from prebuilt files
    • minor typing corrections
    • removed Win OS path length from Design flow, added as caution in Design flow
    ma

    3.1
    • Fix problem with pdf export and side scroll bar
    • update 19.2 to 20.2
    • add prebuilt content option


    3.0
    • add fix table of content
    • add table size as macro
    • removed page initial creator



    Custom_table_size_100

    Page properties
    hiddentrue
    idComments

    Important General Note:

    • Export PDF to download, if vivado revision is changed!

    • Designate all graphics and pictures with a number and a description, Use "Scroll Title" macro

      • Use "Scroll Title" macro for pictures and table labels. Figure number must be set manually at the moment (automatically enumeration is planned by scrollPDF)
        • Figure template (note: inner scroll ignore/only only with drawIO object):

          Scroll Title
          anchorFigure_xyz
          titleText


          Scroll Ignore

          Create DrawIO object here: Attention if you copy from other page, use


          Scroll Only

          image link to the generate DrawIO PNG file of this page. This is a workaround until scroll pdf export bug is fixed



        • Table template:

          • Layout macro can be use for landscape of large tables
          • Set column width manually (can be used for small tables to fit over whole page) or leave empty (automatically)

        • Scroll Title
          anchorTable_xyz
          titleText

          Scroll Table Layout
          orientationportrait
          sortDirectionASC
          repeatTableHeadersdefault
          style
          widths
          sortByColumn1
          sortEnabledfalse
          cellHighlightingtrue

          ExampleComment
          12



    • ...

    Overview

    Scroll Ignore
    scroll-pdftrue
    scroll-officetrue
    scroll-chmtrue
    scroll-docbooktrue
    scroll-eclipsehelptrue
    scroll-epubtrue
    scroll-htmltrue


    Page properties
    hiddentrue
    idComments

    Notes :

    Design Example with minimum PS Setup (DDR, QSPI, UART0) only for custom boards or easier debug via Vitis.

    Refer to http://trenz.org/te0807-info for the current online version of this manual and other available documentation.

    Key Features

    Page properties
    hiddentrue
    idComments

    Notes :

    • Add basic key futures, which can be tested with the design


    Excerpt
    • Vitis/Vivado 20212022.2.1
    • QSPI
    • Custom Carrier (minimum PS Design with available module components only)
    • Modified FSBL (some additional outputs only)

    Revision History

    Page properties
    hiddentrue
    idComments

    Notes :

    • add every update file on the download
    • add design changes on description
    Expand
    titleExpand List
    Scroll Title
    anchorTable_DRH
    title-alignmentcenter
    titleDesign Revision History

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    DateVivadoProject BuiltAuthorsDescription
    2022
    2023-
    10
    08-17
    2021
    2022.2
    .1
    TE0807-test_board-vivado_2022.2-build_6_20230817092607.zip
    TE0807-test_board_noprebuilt-vivado_2022.2-build_6_20230817092607.zip
    Manuela Strücker
    • 2022.2 update
    • new assembly variants
    2022-10-172021.2.1TE0807-test_board_noprebuilt-vivado_2021.2-build_18_20221017093249.zip
    TE0807-test_board-vivado_2021.2-build_18_20221017093249.zip
    Manuela Strücker
    • script update
    2022-09-122021.2.1TE0807-test_board_noprebuilt-vivado_2021.2-build_15_20220912085423.zip
    TE0807-test_board-vivado_2021.2-build_15_20220912085423.zip
    Manuela Strücker
    • update board part file compatible to Vivado 2021.2.1
    2022-05-182021.2TE0807-test_board_noprebuilt-vivado_2021.2-build_14_20220518130935.zip
    TE0807-test_board-vivado_2021.2-build_14_20220518130935.zip
    Manuela Strücker
    • 2021.2 update
    • new assembly variants
    • update document style
    2021-02-082020.2TE0807-test_board_noprebuilt-vivado_2020.2-build_1_20210208093457.zip
    TE0807-test_board-vivado_2020.2-build_1_20210208093443.zip
    John Hartfiel
    • 2020.2 update
    2020-10-062019.2TE0807-test_board_noprebuilt-vivado_2019.2-build_15_20201006121447.zip
    TE0807-test_board-vivado_2019.2-build_15_20201006121342.zip
    John Hartfiel
    • new assembly variants
    2020-03-252019.2TE0807-test_board_noprebuilt-vivado_2019.2-build_8_20200325082749.zip
    TE0807-test_board-vivado_2019.2-build_8_20200325082730.zip
    John Hartfiel
    • script update
    2020-01-272019.2TE0807-test_board_noprebuilt-vivado_2019.2-build_4_20200127075704.zip
    TE0807-test_board-vivado_2019.2-build_4_20200127075454.zip
    John Hartfiel
    • 2019.2 update
    • Vitis support
    2019-05-222018.3TE0807-test_board_noprebuilt-vivado_2018.3-build_05_20190522132408.zip
    TE0807-test_board-vivado_2018.3-build_05_20190522132356.zip
    John Hartfiel
    • custom FSBL
    • Note: Prebuilt for ES2 version not included
    2019-02-082018.2TE0807-test_board_noprebuilt-vivado_2018.2-build_04_20190207111539.zip
    TE0807-test_board-vivado_2018.2-build_04_20190207111524.zip
    John Hartfiel
    • new assembly variant
    2018-09-042018.2TE0807-test_board_noprebuilt-vivado_2018.2-build_03_20180904121458.zip
    TE0807-test_board-vivado_2018.2-build_03_20180904121522.zip
    John Hartfiel
    • additional notes for FSBL generated with Win SDK
    • changed *.bif
    2018-01-182017.4TE0807-test_board_noprebuilt-vivado_2017.4-build_05_20180118152119.zip
    TE0807-test_board-vivado_2017.4-build_05_20180118152104.zip
    John Hartfiel
    • rework Board Part Files

    2017-11-14

    2017.2TE0807-test_board_noprebuilt-vivado_2017.2-build_05_20171114115524.zip
    TE0807-test_board-vivado_2017.2-build_05_20171114115511.zip
    John Hartfiel
    • initial release



    Release Notes and Know Issues

    Page properties
    hiddentrue
    idComments
    Notes :
    • add known Design issues and general notes for the current revision
    • do not delete known issue, add fixed version time stamp if  issue fixed


    Scroll Title
    anchorTable_KI
    title-alignmentcenter
    titleKnown Issues

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    IssuesDescriptionWorkaroundTo be fixed version
    Xilinx SoftwareIncompatibility of board files for ZynqMP with eMMC activated between 2021.2 and 2021.2.1 patch, see Xilinx Forum Requestuse corresponding board files for the Vivado versions--
    QSPI FlashFlash programming is not supported with boot mode QSPI or SD.
    If flash programming fails, configure device for JTAG boot mode and try again or use older Vivado Versions for programming. (Vivado 2020.2 or 2019.2)
    --

    Requirements

    Software

    2020.2 or 2019.2)
    --


    Requirements

    Software

    Page properties
    hiddentrue
    idComments

    Notes :

    • list of software which was used to generate the design


    Scroll Title
    anchorTable_SW
    title-alignmentcenter
    titleSoftware

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    SoftwareVersionNote
    Vitis2022.2needed, Vivado is included into Vitis installation


    Hardware

    Page properties
    hiddentrue
    idComments

    Notes :

    • list of software hardware which was used to generate the designdesign
    • mark the module and carrier board, which was used tested with an *
    Basic description of TE Board Part Files is available on TE Board Part Files.

    Complete List is available on <design name>/board_files/*_board_files.csv

    Design supports following modules:

    SWSoftware
    Expand
    titleExpand List
    Scroll Title
    anchorTable_
    HWM
    title-alignmentcenter
    title
    Hardware Modules

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    SoftwareVersionNote
    Vitis2021.2.1needed, Vivado is included into Vitis installation

    Hardware

    Page properties
    hiddentrue
    idComments

    Notes :

    • list of hardware which was used to generate the design
    • mark the module and carrier board, which was used tested with an *
    Basic description of TE Board Part Files is available on TE Board Part Files.

    Complete List is available on <design name>/board_files/*_board_files.csv

    Design supports following modules:

    7ev_1e
    Module ModelBoard Part Short NamePCB Revision SupportDDRQSPI FlashEMMCOthersNotes
    TE0807-01-07EV-ES   es2_2gb      REV01    2GB      64GB       NA         NA     Not longer supported by vivado
    TE0807-02-07EV-1E   7ev_1e_4gb   REV02    4GB      64GB       NA         NA     NA                               
    TE0807-02-07EV-1EK  7ev_1e_4gb   REV02    4GB      64GB       NA         NA     with heat sink                 
    TE0807-02-4BE21-A   4eg_1e_4gb   REV02    4GB      128MB      NA         NA     NA                               
    TE0807-02-7DE21-A   7ev_1e_4gb   REV02    4GB      128MB      NA         NA     NA                               
    TE0807-02-7DI21-C   7ev_1i
    Scroll Title
    anchorTable_HWM
    title-alignmentcenter
    titleHardware Modules
    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    stylewidths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue
    Module ModelBoard Part Short NamePCB Revision SupportDDRQSPI FlashEMMCOthersNotes
    TE0807-01-07EV-ES   es2_2gb      REV01    2GB      64GB       NA         NA     Not longer supported by vivado
    TE0807-02-07EV-1E   
    _4gb   REV02    4GB      
    64GB       
    128MB      NA         NA     
    NA                               
    without encryption             
    TE0807-02-
    07EV
    7DI21-
    1EK  
    A   7ev_
    1e
    1i_4gb   REV02    4GB      
    64GB       
    128MB      NA         NA     
    with heat sink                 
    NA                               
    TE0807-02-
    4BE21
    4AI21-A   
    4eg
    4cg_
    1e
    1i_4gb   REV02    4GB      128MB      NA         NA     NA                               
    TE0807-02-
    7DE21
    5AI21-A   
    7ev
    5cg_
    1e
    1i_4gb   REV02    4GB      128MB      NA         NA     NA                               
    TE0807-02-
    7DI21
    7AI21-
    C   
    A   
    7ev
    7cg_1i_4gb   REV02    4GB      128MB      NA         NA     
    without encryption             
    NA                               
    TE0807-02-
    7DI21
    7DI24-A   7ev_1i_4gb   REV02    4GB      
    128MB      
    512MB      NA         NA     NA                               
    TE0807-02-
    4AI21
    7DE21-
    A   
    AK  
    4cg
    7ev_
    1i
    1e_4gb   REV02    4GB      128MB      NA         NA     
    NA                               
    with heat sink                 
    TE0807-02-
    5AI21
    4AI21-
    A   
    X   
    5cg
    4cg_1i_4gb   REV02    4GB      128MB      NA         NA     
    NA                               
    U41 replaced with diode        
    TE0807-02-
    7AI21
    4BE21-
    A   
    AK  
    7cg
    4eg_
    1i
    1e_4gb   REV02    4GB      128MB      NA         NA     
    NA                               
    with heat sink                 
    TE0807-02-
    7DI24
    7DI21-
    A   
    AK   7ev_1i_4gb   REV02    4GB      
    512MB      
    128MB      NA         NA     
    NA                               
    with heat sink                 
    TE0807-02-
    7DE21
    5DI21-
    AK  
    A   
    7ev
    5ev_
    1e
    1i_4gb   REV02    4GB      128MB      NA         NA     
    with heat sink                 
    NA                               
    TE0807-02-
    4AI21
    7NE21-
    X   
    A   
    4cg
    7ev_
    1i
    3e_4gb   REV02    4GB      128MB      NA         NA     
    U41 replaced with diode        
    NA                               
    TE0807-
    02
    03-
    4BE21
    5DI21-
    AK  
    A   
    4eg
    5ev_
    1e
    1i_4gb   
    REV02    
    REV03    4GB      128MB      NA         NA     
    with heat sink                 
    NA                               
    TE0807-
    02
    03-
    7DI21
    7NE21-
    AK   
    A   7ev_
    1i
    3e_4gb   
    REV02    
    REV03    4GB      128MB      NA         NA     
    with heat sink                 
    NA                               
    TE0807-
    02
    03-
    5DI21
    4AI21-
    A   
    X   
    5ev
    4cg_1i_4gb   
    REV02    
    REV03    4GB      128MB      NA         NA     
    NA                               
    U41 replaced with diode        
    TE0807-
    02
    03-
    7NE21
    4AI21-A   
    7ev
    4cg_
    3e
    1i_4gb   
    REV02    
    REV03    4GB      128MB      NA         NA     NA                               
    TE0807-03-
    5DI21
    4AI21-
    A   
    C   
    5ev
    4cg_1i_4gb   REV03    4GB      128MB      NA         NA     
    NA                               
    without encryption             
    TE0807-03-
    7NE21
    4BE21-A   
    7ev
    4eg_
    3e
    1e_4gb   REV03    4GB      128MB      NA         NA     NA                               
    TE0807-03-
    4AI21
    5AI21-
    X   
    A   
    4cg
    5cg_1i_4gb   REV03    4GB      128MB      NA         NA     
    U41 replaced with diode        
    NA                               
    TE0807-03-
    4AI21
    7AI21-A   
    4cg
    7cg_1i_4gb   REV03    4GB      128MB      NA         NA     NA                               
    TE0807-03-
    4AI21
    7DE21-
    C   
    A*  
    4cg
    7ev_
    1i
    1e_4gb   REV03    4GB      128MB      NA         NA     
    without encryption             
    NA                               
    TE0807-03-
    4BE21
    7DE21-
    A   
    AK  
    4eg
    7ev_1e_4gb   REV03    4GB      128MB      NA         NA     
    NA                               
    with heat sink                 
    TE0807-03-
    5AI21
    7DI21-A   
    5cg
    7ev_1i_4gb   REV03    4GB      128MB      NA         NA     NA                               
    TE0807-03-
    7AI21
    7DI21-
    A   
    C   
    7cg
    7ev_1i_4gb   REV03    4GB      128MB      NA         NA     
    NA                               
    without encryption             
    TE0807-03-
    7DE21
    7DI24-
    A*  
    A   7ev_
    1e
    1i_4gb   REV03    4GB      
    128MB      
    512MB      NA         NA     NA                               
    TE0807-03-
    7DE21
    4BE21-
    AK  
    AK
    7ev
    4eg_1e_
    4gb   
    4gb
    REV03    
    REV03
    4GB      
    4GB
    128MB      
    128MB
    NA         
    NA 
    NA     
    NA 
    with heat sink                 
    NA 
    TE0807-03
    -7DI21
    -
    A   
    S0047ev_1e_
    1i
    me_
    4gb   
    8gb
    REV03    
    REV03
    4GB      
    8GB
    128MB      
    128MB
    NA         
    NA
    NA     
    NA
    NA                               
    CAO
    TE0807-03-
    7DI21-C   
    S0057ev_1i_
    4gb   
    4gb
    REV03    
    REV03
    4GB      
    4GB
    128MB      
    512MB
    NA         
    NA
    NA     
    NA
    without encryption             
    CAO
    TE0807-03-
    7DI24-A   
    S0087ev_1i_me_
    4gb   
    8gb
    REV03    
    REV03
    4GB      
    8GB
    512MB      
    128MB
    NA         
    NA
    NA     
    without PLLCAO Micron DDR
    NA                               
    TE0807-03-
    4BE21-AK
    S0144eg_1e_4gbREV034GB128MB
    NA 
    NA
    NA 
    NA
    NA 
    NA
    TE0807-03-
    S004
    7DE21-AZ7ev_1e_
    me_8gb
    4gbREV03
    8GB
    4GB128MBNANA
    CAO
    NA
    TE0807-03-
    S005
    S0117ev_1i_
    4gb
    me_8gbREV03
    4GB
    8GB
    512MB
    128MBNA
    NA
    without PLLCAO Micron DDR

    *used as reference

    Note: Design contains also Board Part Files for TE0807+TEBF0808 configuration, this board part files are not used for this reference design.


    Design supports following carriers:

    Scroll Title
    anchorTable_HWC
    title-alignmentcenter
    titleHardware Carrier

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Carrier ModelNotes
    Custom PCB use simple Board Part files, if MIO connected is different to TEBF0808
    TEBF0808*Used as reference carrier.
    TEBT0808-01Change UART0 to UART1 (MIO68...69) and regenerate design

    *used as reference


    Additional HW Requirements:

    Scroll Title
    anchorTable_AHW
    title-alignmentcenter
    titleAdditional Hardware

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Additional HardwareNotes
    ------

    *used as reference

    Content

    Page properties
    hiddentrue
    idComments

    Notes :

    • content of the zip file

    For general structure and usage of the reference design, see Project Delivery - AMD devices

    Design Sources

    Scroll Title
    anchorTable_DS
    title-alignmentcenter
    titleDesign sources

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    TypeLocationNotes
    Vivado<project folder>\block_design
    <project folder>\constraints
    <project folder>\ip_lib
    <project folder>\board_files
    Vivado Project will be generated by TE Scripts
    Vitis<project folder>\sw_libAdditional Software Template for Vitis and apps_list.csv with settings automatically for Vitis app generation


    Additional Sources

    Scroll Title
    anchorTable_ADS
    title-alignmentcenter
    titleAdditional design sources

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    TypeLocationNotes
    ---------


    Prebuilt

    Page properties
    hiddentrue
    idComments

    Notes :

    • prebuilt files
    • Template Table:

      • Scroll Title
        anchorTable_PF
        title-alignmentcenter
        titlePrebuilt files

        Scroll Table Layout
        orientationportrait
        sortDirectionASC
        repeatTableHeadersdefault
        style
        widths
        sortByColumn1
        sortEnabledfalse
        cellHighlightingtrue

        File

        File-Extension

        Description

        BIF-File*.bifFile with description to generate Bin-File
        BIN-File*.binFlash Configuration File with Boot-Image (Zynq-FPGAs)
        BIT-File*.bitFPGA (PL Part) Configuration File
        Boot Script-File*.scr

        Distro Boot Script file

        DebugProbes-File*.ltxDefinition File for Vivado/Vivado Labtools Debugging Interface

        Debian SD-Image

        *.img

        Debian Image for SD-Card

        Diverse Reports---Report files in different formats
        Device Tree*.dtsDevice tree (2 possible, one for u-boot and one for linux)
        Hardware-Platform-Description-File*.xsaExported Vivado hardware description file for Vitis and PetaLinux
        LabTools Project-File*.lprVivado Labtools Project File

        MCS-File

        *.mcs

        Flash Configuration File with Boot-Image (MicroBlaze or FPGA part only)

        MMI-File

        *.mmi

        File with BRAM-Location to generate MCS or BIT-File with *.elf content (MicroBlaze only)

        OS-Image*.ubImage with Linux Kernel (On Petalinux optional with Devicetree and RAM-Disk)
        Software-Application-File*.elfSoftware Application for Zynq or MicroBlaze Processor Systems

        SREC-File

        *.srec

        Converted Software Application for MicroBlaze Processor Systems





    Scroll Title
    anchorTable_PF
    title-alignmentcenter
    titlePrebuilt files (only on ZIP with prebult content)

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    File

    File-Extension

    Description

    BIF-File*.bifFile with description to generate Bin-File
    BIN-File*.binFlash Configuration File with Boot-Image (Zynq-FPGAs)
    BIT-File*.bitFPGA (PL Part) Configuration File
    DebugProbes-File*.ltxDefinition File for Vivado/Vivado Labtools Debugging Interface
    Diverse Reports---Report files in different formats
    Hardware-Platform-Description-File*.xsaExported Vivado hardware description file for Vitis and PetaLinux
    LabTools Project-File*.lprVivado Labtools Project File
    Software-Application-File*.elfSoftware Application for Zynq or MicroBlaze Processor Systems


    Download

    Reference Design is only usable with the specified Vivado/Vitis/PetaLinux version. Do never use different Versions of Xilinx Software for the same Project.

    Page properties
    hiddentrue
    idComments
    Reference Design is available on:

    Design Flow

    Scroll Ignore
    scroll-pdftrue
    scroll-officetrue
    scroll-chmtrue
    scroll-docbooktrue
    scroll-eclipsehelptrue
    scroll-epubtrue
    scroll-htmltrue


    Page properties
    hiddentrue
    idComments
    Notes :
    • Basic Design Steps

    • Add/ Remove project specific description


    Note

    Reference Design is available with and without prebuilt files. It's recommended to use TE prebuilt files for first launch.

    Trenz Electronic provides a tcl based built environment based on Xilinx Design Flow.

    See also:

    The Trenz Electronic FPGA Reference Designs are TCL-script based project. Command files for execution will be generated with "_create_win_setup.cmd" on Windows OS and "_create_linux_setup.sh" on Linux OS.

    TE Scripts are only needed to generate the vivado project, all other additional steps are optional and can also executed by Xilinx Vivado/Vitis GUI. For currently Scripts limitations on Win and Linux OS see: Project Delivery Currently limitations of functionality

    Note

    Caution! Win OS has a 260 character limit for path lengths which can affect the Vivado tools. To avoid this issue, use Virtual Drive or the shortest possible names and directory locations for the reference design (for example "x:\<project folder>")



    1. Run _create_win_setup.cmd/_create_linux_setup.sh and follow instructions on shell:

      Code Block
      languagebash
      themeMidnight
      title_create_win_setup.cmd/_create_linux_setup.sh
      ------------------------Set design paths----------------------------
      -- Run Design with: _create_win_setup
      -- Use Design Path: <absolute project path>
      --------------------------------------------------------------------
      -------------------------TE Reference Design---------------------------
      --------------------------------------------------------------------
      -- (0)  Module selection guide, project creation...prebuilt export...
      -- (1)  Create minimum setup of CMD-Files and exit Batch
      -- (2)  Create maximum setup of CMD-Files and exit Batch
      -- (3)  (internal only) Dev
      -- (4)  (internal only) Prod
      -- (c)  Go to CMD-File Generation (Manual setup)
      -- (d)  Go to Documentation (Web Documentation)
      -- (g)  Install Board Files from Xilinx Board Store (beta)
      -- (a)  Start design with unsupported Vivado Version (beta)
      -- (x)  Exit Batch (nothing is done!)
      ----
      Select (ex.:'0' for module selection guide):


    2. Press 0 and enter to start "Module Selection Guide"
    3. Createproject and follow instructions of the product selection guide, settings file will be configured automatically during this process.
      • optional for manual changes: Select correct device and Xilinx install path on "design_basic_settings.cmd" and create Vivado project with "vivado_create_project_guimode.cmd"

        Note

        Note: Select correct one, see also Vivado Board Part Flow

        Important: Use Board Part Files, which did not end with *_tebf0808


    4. Create hardware description file (.xsa file) and export to prebuilt folder

      Code Block
      languagepy
      themeMidnight
      titlerun on Vivado TCL (Script generates design and export files into "<project folder>\prebuilt\hardware\<short name>")
      TE::hw_build_design -export_prebuilt


      Info

      Using Vivado GUI is the same, except file export to prebuilt folder.


    5. Generate Programming Files with Vitis

      Code Block
      languagepy
      themeMidnight
      titlerun on Vivado TCL (Script generates applications and bootable files, which are defined in "test_board\sw_lib\apps_list.csv")
      TE::sw_run_vitis -all
      TE::sw_run_vitis (optional; Start Vitis from Vivado GUI or start with TE Scripts on Vivado TCL)


      Note

      TCL scripts generate also platform project, this must be done manually in case GUI is used. See Vitis


    Launch

    Scroll Ignore
    scroll-pdftrue
    scroll-officetrue
    scroll-chmtrue
    scroll-docbooktrue
    scroll-eclipsehelptrue
    scroll-epubtrue
    scroll-htmltrue


    Page properties
    hiddentrue
    idComments

    Note:

    • Programming and Startup procedure

    Programming

    Note

    Check Module and Carrier TRMs for proper HW configuration before you try any design.

    Reference Design is also available with prebuilt files. It's recommended to use TE prebuilt files for first launch.

    Xilinx documentation for programming and debugging: Vivado/Vitis/SDSoC-Xilinx Software Programming and Debugging

    Get prebuilt boot binaries

    1. Run _create_win_setup.cmd/_create_linux_setup.sh and follow instructions on shell
    2. Press 0 and enter to start "Module Selection Guide"
      1. Select assembly version
      2. Validate selection
      3. Select create and open delivery binary folder

        Info

        Note: Folder "<project folder>\_binaries_<Article Name>" with subfolder "boot_<app name>" for different applications will be generated


    QSPI-Boot mode

    1. Connect JTAG and power on carrier with module
    2. Open Vivado Project with "vivado_open_existing_project_guimode.cmd" or if not created, create with "vivado_create_project_guimode.cmd"

      Code Block
      languagebash
      themeMidnight
      titlerun on Vivado TCL (Script programs BOOT.bin on QSPI flash)
      TE::pr_program_flash -swapp hello_te0807


    SD-Boot mode

    This does not work, because SD controller is not selected on PS.

    JTAG

    Load configuration and Application with Vitis Debugger into device


    Usage

    QSPI Boot:

    1. Prepare HW like described on section Programming
    2. Connect UART USB (most cases same as JTAG)
    3. Select QSPI as Boot Mode

      Info

      Note: See TRM of the Carrier, which is used.


    4. Power On PCB

      Expand
      titleboot process

      1. ZynqMP Boot ROM FSBL from QSPI into OCM,

      2. FSBL init the PS, programs the PL using the bitstream and loads PMU, ATF and U-boot from QSPI into DDR



    System Design - Vivado

    Scroll Ignore
    scroll-pdftrue
    scroll-officetrue
    scroll-chmtrue
    scroll-docbooktrue
    scroll-eclipsehelptrue
    scroll-epubtrue
    scroll-htmltrue


    Page properties
    hiddentrue
    idComments

    Note:

    • Description of Block Design, Constrains... BD Pictures from Export...

    Block Design

    Scroll Title
    anchorFigure_BD
    title-alignmentcenter
    titleBlock Design

    PS Interfaces

    Page properties
    hiddentrue
    idComments

    Note:

    • optional for Zynq / ZynqMP only

    • add basic PS configuration

    Activated interfaces:

    Scroll Title
    anchorTable_PSI
    title-alignmentcenter
    titlePS Interfaces

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    TypeNote
    DDR
    QSPIMIO
    UART0MIO, please select other one, if you have connected UART to second controller or other MIO
    SWDT0..1
    TTC0..3


    Constrains

    Basic module constrains

    Code Block
    languageruby
    title_i_bitgen.xdc
    set_property BITSTREAM.GENERAL.COMPRESS TRUE [current_design]
    set_property BITSTREAM.CONFIG.UNUSEDPIN PULLNONE [current_design]

    Design specific constrain

    Not needed.

    Software Design - Vitis

    Scroll Ignore
    scroll-pdftrue
    scroll-officetrue
    scroll-chmtrue
    scroll-docbooktrue
    scroll-eclipsehelptrue
    scroll-epubtrue
    scroll-htmltrue


    Page properties
    hiddentrue
    idComments
    Note:
    • optional chapter separate

    • sections for different apps

    For Vitis project creation, follow instructions from:

    Vitis

    Application

    Page properties
    hiddentrue
    idComments
    Page properties
    hiddentrue
    idComments

    ----------------------------------------------------------

    FPGA Example

    ----------------------------------------------------------

    FPGA Example

    scu

    MCS Firmware to configure SI5338 and Reset System.

    srec_spi_bootloader

    TE modified 20212022.2 SREC

    Bootloader to load app or second bootloader from flash into DDR

    Descriptions:

    • Modified Files: blconfig.h, bootloader.c
    • Changes:
      • Add some console outputs and changed bootloader read address.
      • Add bugfix for 2018.2 qspi flash

    xilisf_v5_11

    TE modified 20212022.2 xilisf_v5_11

    Changed default Flash type to 5.

    _11

    • Changed default Flash type to 5.

    ----------------------------------------------------------

    Zynq Example:

    ----------------------------------------------------------Zynq Example:

    fsbl

    TE modified 20212022.2 FSBL

    General:

    • Modified Files: main.c, fsbl_hooks.h/.c (search for 'TE Mod' on source code)
    • Add Files: te_fsbl_hooks.h/.c (for hooks and board)

    • General Changes: 
      • Display FSBL Banner and Device ID

    Module Specific:

    • Add Files: all TE Files start with te_*
      • READ MAC from EEPROM and make Address accessible by UBOOT (need copy defines on uboot platform-top.h)
      • CPLD access
      • Read CPLD Firmware and SoC Type
      • Configure Marvell PHY

    fsbl_flash

    TE modified 2021.2 FSBL

    General:

    • Modified Files: main.c
    • General Changes:
      • Display FSBL Banner
      • Set FSBL Boot Mode to JTAG
      • Disable Memory initialisation


    ----------------------------------------------------------

    ZynqMP Example:

    ----------------------------------------------------------

    zynqmp_fsbl

    TE modified 20212022.2 FSBL

    General:

    • Modified Files: xfsbl_main.c, xfsbl_hooks.h/.c, xfsbl_board.h/.c (search for 'TE Mod' on source code)
    • Add Files: te_xfsbl_hooks.h/.c (for hooks and board)
    • General Changes: 
      • Display FSBL Banner and Device Name

    Module Specific:

    • Add Files: all TE Files start with te_*
      • Si5338 Configuration
      • ETH+OTG Reset over MIO

    zynqmp_fsbl_flash

    • TE
    modified 2021.2 FSBL
    • Files start with te_*
      • Si5338 Configuration
      • ETH+OTG Reset over MIO

    General:

    • Modified Files: xfsbl_initialisation.c, xfsbl_hw.h, xfsbl_handoff.c, xfsbl_main.c
    • General Changes:
      • Display FSBL Banner
      • Set FSBL Boot Mode to JTAG
      • Disable Memory initialisation

    zynqmp_pmufw

    Xilinx default PMU firmware.

    ----------------------------------------------------------

    General Example:

    ----------------------------------------------------------General Example:

    hello_te0820

    Hello TE0820 is a Xilinx Hello World example as endless loop instead of one console output.

    u-boot

    U-Boot.elf is generated with PetaLinux. Vitis is used to generate Boot.bin.

    Template location: "<project folder>\sw_lib\sw_apps\"

    zynqmp_fsbl

    TE modified 20212022.2 FSBL

    General:

    • Modified Files: xfsbl_main.c, xfsbl_hooks.h/.c, xfsbl_board.h/.c (search for 'TE Mod' on source code)
    • Add Files: te_xfsbl_hooks.h/.c (for hooks and board)
    • General Changes: 
      • Display FSBL Banner and Device Name

    zynqmp_fsbl_flash

    TE modified 2021.2 FSBL

    General:

    • Modified Files: xfsbl_initialisation.c, xfsbl_hw.h, xfsbl_handoff.c, xfsbl_main.c
    • General Changes:
      • Display FSBL Banner
      • Set FSBL Boot Mode to JTAG
      • Disable Memory initialisation

    hello_te0807

    Hello TE0807 is a Xilinx Hello World example as endless loop instead of one console output.


    Additional Software

    Scroll Ignore
    scroll-pdftrue
    scroll-officetrue
    scroll-chmtrue
    scroll-docbooktrue
    scroll-eclipsehelptrue
    scroll-epubtrue
    scroll-htmltrue


    Page properties
    hiddentrue
    idComments
    Note:
    • Add description for other Software, for example SI CLK Builder ...
    • SI5338 and SI5345 also Link to:

    No additional software is needed.

    Appx. A: Change History and Legal Notices

    Scroll Ignore
    scroll-pdftrue
    scroll-officetrue
    scroll-chmtrue
    scroll-docbooktrue
    scroll-eclipsehelptrue
    scroll-epubtrue
    scroll-htmltrue

    Document Change History

    To get content of older revision go to "Change History" of this page and select older document revision number.

    Page properties
    hiddentrue
    idComments
    • Note this list must be only updated, if the document is online on public doc!
    • It's semi automatically, so do following
      • Add new row below first

      • Copy "Page Information Macro (date)" Macro-Preview, Metadata Version number, Author Name and description to the empty row. Important Revision number must be the same as the Wiki document revision number Update Metadata = "Page Information Macro (current-version)" Preview+1 and add Author and change description. --> this point is will be deleted on newer pdf export template

      • Metadata is only used of compatibility of older exports


    DateDocument RevisionAuthorsDescription

    Page info
    infoTypeModified date
    dateFormatyyyy-MM-dd
    typeFlat

    Page info
    infoTypeCurrent version
    prefixv.
    typeFlat

    Page info
    infoTypeModified by
    typeFlat

    • 2022.2 update
    • new assembly variants
    2022-10-17v.21Manuela Strücker
    • script update
    2022-09-12v.20Manuela Strücker
    • update board part file compatible to Vivado 2021.2.1
    2022-09-06v.19Manuela Strücker
    • 2021.2 update
    • new assembly variants
    • update document style
    2021-02-08v.15John Hartfiel
    • new assembly variants
    • document style update
    2020-10-06v.14John Hartfiel
    • new assembly variants
    2020-03-25v.13John Hartfiel
    • script update
    2020-01-27v.12John Hartfiel
    • Release 2019.2
    • new assembly variants
    2019-05-22v.10John Hartfiel
    • Release 2018.3
    2019-02-07v.9John Hartfiel
    • new assembly variant

    2018-09-04

    v.7John Hartfiel
    • Release 2018.2
    2018-02-08v.5John Hartfiel
    • Release 2017.4
    2017-11-14v.3John Hartfiel
    • Release 2017.2
    --all

    Page info
    infoTypeModified users
    typeFlat

    --

    Legal Notices

    Include Page
    IN:Legal Notices
    IN:Legal Notices



    Scroll Only


    HTML
    <style>
    .wiki-content .columnLayout .cell.aside {
    width: 0%;
    }</style>
    



    Scroll pdf ignore


    Custom_fix_page_content

    Table of contents

    Table of Contents
    outlinetrue