...
The Trenz Electronic TEBT0808 is a test fixture for module TE0808(REV01REV02, REV02REV03) and TE0803(REV01) series.
...
- Modules
- On Board
- Done/Error/Status LEDs
- MEMS Oscillator 125.00 MHz
- Boot Mode DIP-Switch
- 2x DIP-Switches to control TE080x power domains
- InterfaceSingle 3.3V input (Direct modules power supply)
- Pin Header for TE0790 JTAG/UART Adapter
- ARM JTAG header
(connected to MIO JTAG 0) - I2C header for Silabs Clock Builder Field Programmer
- Done/Error/Status LEDs
- Pin Header for I2C
- Board to Board (B2B) Connectors
- One PL GT with 4x
One PL GT with - SMA Connectors
- One PS GT with 4x SMA Connectors
- GT local loopback
- PL I/O loopbacks
- PS I/O loopbacks
- Boot Mode DIP Switch
- Power control switches to control TE080x power domains
- One pre-assembled TE0790 XMOD FTDI JTAG adapter
- Power:
- 3.3 V (Nominal Supply Voltage)
- Dimension: 90mm x 90mm
Block Diagram
Page properties |
---|
|
add drawIO object here.
|
...
Scroll Title |
---|
anchor | Figure_OV_BD |
---|
title | TEBT0808 Block Diagram |
---|
|
Scroll Ignore |
---|
draw.io Diagram |
---|
border | false |
---|
viewerToolbar | true |
---|
| |
---|
fitWindow | false |
---|
diagramDisplayName | |
---|
lbox | true |
---|
revision | 1623 |
---|
diagramName | TEBT0808_OV_BD |
---|
simpleViewer | false |
---|
width | |
---|
links | auto |
---|
tbstyle | hidden |
---|
diagramWidth | 640636 |
---|
|
|
Scroll Only |
---|
Image Modified |
|
Main Components
...
Scroll Title |
---|
anchor | Figure_OV_BD |
---|
title | TEBT0808 Main Components |
---|
|
Scroll Ignore |
---|
draw.io Diagram |
---|
border | false |
---|
viewerToolbar | true |
---|
| |
---|
fitWindow | false |
---|
diagramDisplayName | |
---|
lbox | true |
---|
revision | 34 |
---|
diagramName | TEBT0808_OV_MC |
---|
simpleViewer | false |
---|
width | |
---|
links | auto |
---|
tbstyle | hidden |
---|
diagramWidth | 640 |
---|
|
|
Scroll Only |
---|
Image Modified |
|
- Non-insulated Uninsulated Power Jack. J7-J8-J7
- SMA Coaxial straight. J6- J9...15
- Surface Mount Schottky Barrier Rectifier. D1
- Box Headers, Straight/Angled J5-J16
- ARM PJTAG Pin Header J16
- I2C Pin Header, J5
- Board to Board ConnectorConnectors. J1...4
- Clock MEMS Oscillator, U2
- On-Board LEDs, D2...4
- DIP-Switch, S1...3
- XMOD JTAG Baseheader, JX1
Initial Delivery State
...
Scroll Title |
---|
anchor | Table_OV_BP |
---|
title | Boot Process. |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
M3 | M2 | M1 | M0 | Bootmode Hex | Bootmode | Notes |
---|
ON | ON | ON | ON | 0xF0b0000 | PS Main JTAG (TE0790 USB JTAG) | DIPs are inverted | ON | ON | OFF | ON | 0xD0b0010 | SPI Flash (dual parallel, 4bit x 2, 32bit Addressing) | ONDIPs are inverted | OFF | ON | OFFONOFF | ON | 0x80b1000 | PJTAG(MIO29:26) | DIPs are inverted |
|
Scroll Title |
---|
anchor | Table_OV_RST |
---|
title | Reset Process. |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Signal | B2B | Note |
---|
PLL_RST | J2-89 |
| SRST_B | J2-96 | Connected to PJTAG0_SRST - J16 |
|
...
Board to Board (B2B) I/Os
FPGA bank number and number TEBT0808 has four B2B Connectors and each connector has 160 pins. Number of I/O signals and Interfaces connected to the B2B connectorconnectors is as following table:
Scroll Title |
---|
anchor | Table_SIP_B2B |
---|
title | General PL I/O to B2B connectors information |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
B2B Connector | Interfaces | Number of I/O | Notes |
---|
J1
| User I/O | 22 46 Single Ended, 11 23 Differential 8 16 Single Ended, 4 8 Differential8 16 Single Ended, 4 8 Differential8 16 Single Ended, 4 8 Differential 3 4 Single Ended | IOs are Loop-Back IOs are Loop-Back IOs are Loop-Back IOs are Loop-Back Connected to Bank 66 Connected to Bank 228 Connected to Bank 229 Connected to Bank 230 VCCO_66, PL_1V8 | J2
| Ethernet PHY User IO | 32 28 Single Ended, 16 14 Differential 4 6 Single Ended, 16 3 Differential | Connected to Bank 505 Connected to Bank 128 | IOs are Loop-Back IOs are Loop-Back | Boot Mode | 4 Single Ended | MODE0...3 | Control Signals | 25 Single Ended | PLL | Control Signals | 15 Single Ended | PLL _SEL0, PLL_SEL1, PLL_RST, EN_GTR, EN_PL, PLL_LOLN, EN_PSGT, ERR_STATUS, ERR_OUT,SRST_B, INIT_B, PROG_B, EN_FPD , EN_LPD , DONE | Power Control Signal | 10 Single Ended | , EN_PLL_PWR, PLL_FINC ,PG_PLL_1V8, LP_GOOD, PG_DDR, PG_PL, PG_FPD, PG_PSGT, PG_GT_R, PG_GT_L | JTAG Interface | 7 Single Ended | TCK, TDI, TMS, TDO, MR, Rxd, Txd | WANNE2I2C | 2 Single Ended | PLL_SCL, PLL_SDA | Clock | 6 Single Ended, 3 Differential | CLK0, CLK7, CLK8 | J3
| User I/OIO | 12 24 Single Ended, 6 12 Differential 12 24 Single Ended, 6 12 Differential | Connected to Module FPGA, Bank 48 Connected to Module FPGA, Bank 47 | Clock | 6 Single Ended, 3 Differential | CLK228, CLK229, CLK230 | PJTAG Interface | 7 4 Single Ended | PJTAG0_TCK, PJTAG0_TDI, PJTAG0_TMS, PJTAG0_TDO, | MIO | 27 45 Single Ended | MIO19MIO13..7677 | UART | 2 Single Ended | TXD, RXD | Power pinsControl Signals | 4 Single Ended | PS_1V8, SI_PLL_1V8, VCCO_48, VCCO_47, PLL_3V3 | J4 | User I/O | 48 Single Ended, 62 24 Differential 4 48 Single Ended | Connected to Bank 64 Connected to Bank 64 | , 24 Differential 4 Single Ended 4 Single Ended | IOs are Loop-Back IOs are Loop-Back B64_T0...3 B65_T0...3 | Power pins | 4 Single Ended | Power pins | 4 Single Ended | VCCO_64, VCCO65 |
|
...
SMA Coaxial Connectors
TEBT0808 is equipped with 8 SMD Coaxial Connectors. JTAG access to the TEBT080X is available through B2B connector JM2 using XMOD JTAG adapter TE0790 adapter.
Scroll Title |
---|
anchor | Table_SIP_JTGSMDCoax |
---|
title | JTAG Pins ConnectionSMD Coaxial Connectors |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
JTAG SignalTMS | J2- 126 | TDI | J2- 122 | TDO | J2- 124 | TCK | J2- 120 | |
There is a DIP switch on TE0790 adapter which must be set accordingly.
J6 | B230_TX3_P | J1 |
| J9 | B230_RX3_N | J1 |
| J10 | B230_RX3_P | J1 |
| J11 | B230_TX3_P | J1 | J12 | B505_TX0_N | J2 |
| J13 | B5050TX0_P | J2 |
| J14 | B505_RX0_N | J2 |
| J15 | B505_RX0_P | J2 |
|
|
XMOD JTAG
JTAG access to the TEBT080X is available through B2B connector JB2 using XMOD adapter TE0790.
Scroll Title |
---|
anchor | Table_SIP_JTG |
---|
title | JTAG Pins Connection |
---|
|
|
Scroll Title |
---|
anchor | Table_SIP_Xmod_DIP |
---|
title | Xmod Adapter DIP-Switch Setting Description |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
|
DIP Switch | ON | OFF | Default | Description |
---|
1 | Normal mode | Adapter board CPLD update mode | ON | Update Mode JTAG access to SC CPLD only |
2 | Do not use (illegal setting) | Normal mode | OFF | Must be always in OFF state. |
3 | VIO connected to 3.3V | Power VIO from pin header J2 | OFF | User I/O Voltage |
4 | Power 3.3V from USB | Power 3.3V from pin header J2 | OFF | Power on-board peripherals (FTDI chip & SC CPLD, ...) |
JTAG Signal | B2B Connector | Notes |
---|
TMS | J2- 126 |
|
TDI | J2- 122 |
|
TDO | J2- 124 |
|
TCK | J2- 120 |
|
The voltages 3.3V (VCC) and VIO (variable SC CPLD I/O-voltage) on TE0790 The voltages 3.3V (VCC) and VIO (variable SC CPLD I/O-voltage) can be configured by the DIP-switches 3 and 4:switch S2 which must be set as following.
Scroll Title |
---|
anchor | Table_SIP_Xmod_DIP |
---|
title | Xmod Adapter DIP-Switch Setting Description |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
DIP Switch-3 | DIP Switch-4 | 3.3V (VCC) Pin 5 | VIO Pin 6 | Description |
---|
OFF | OFF | 3.3V from base (input) | VIO from base (input) | 3.3V (pin 5) and VIO (pin 6) sourced from base | OFF | ON | 3.3V from USB* (output) | VIO from base (input) | VIO sourced from base by Pin 6 | ON | OFF | 3.3V from base (input) | 3.3V from base (input) | VIO and 3.3V source by base (Pin 5 and Pin 6 are shorted and both must be sourced by 3.3V) | ON | ON | 3.3V from USB (output) | 3.3V from USB* (output) | 3.3V (pin 5) and VIO (pin 6) sourced USB (Pin 5 and Pin 6 are shorted and both are 3.3V) |
|
PJTAG
PJTAG access to the TEBT0808 is available through B2B connector JM3.
...
anchor | Table_SIP_JTG |
---|
title | PJTAG Pins Connection |
---|
,S2 | Default | Description |
---|
1 | ON | Update Mode JTAG access to SC CPLD only | 2 | OFF | Must be always in OFF state. | 3 | OFF | VIO is supplied from Module | 4 | OFF | 3.3V is supplied by the carrier TEBT0808 |
|
PJTAG
PJTAG access to the TEBT0808 is available through B2B connector JB3.
...
JTAG Signal
...
B2B Connector
...
I2C signals can be accessed through pin header J5.
...
anchor | Table_SIP_I2C |
---|
title | I2C Connections |
---|
...
Signals
...
B2B Connector
...
SMA Coaxial
Scroll Title |
---|
anchor | Table_SIP_SMAJTG |
---|
title | SMA ConnectionsPJTAG Pins Connection |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
|
Designator | Signals | B2B Connector | Notes |
---|
J6 | B230_TX3_P | J1-2 | J9 | B230_RX3_N | J1-5 | J10 | B230_RX3_P | J1-3 | J11 | B230_TX3_N | J1-4 | J12 | B505_TX0_N | J2-67 | J13 | B505_TX0_P | J2-69 | J14 | B505_RX0_N | J2-70 | J15 | B505_RX0_P | J2-72 |
...
| sortEnabled | false |
---|
cellHighlighting | true |
---|
|
JTAG Signal | B2B Connector | Notes |
---|
PJTAG_TMS | J3- 94 |
| PJTAG_TDI | J3- 90 |
| PJTAG_TDO | J3- 92 |
| PJTAG_TCK | J3- 88 |
| PJTAG_SRST | J2- 96 | Connected to SRST_B |
|
The I2C signals can be accessed through pin header J5.
Scroll Title |
---|
anchor | Table_SIP_TestPointI2C |
---|
title | Test Points InformationI2C Connections |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Test Point | Signals | B2B Connector | Pin Header | Notes |
---|
1 | DDR1V21352PGPSGT823 | ERR_STATUS | J2-86 | 4 | PLL_FDEC | J2-94 | 5 | EN_LPD | J2-108 | 6 | EN_DDR | J2-112 | 7 | PG_PL | J2-104 | 8 | PG_PLL_1V8 | J2-80 | 9 | N_PSGT | J2-84 | 10 | ERR_OUT | J2-88 | 11 | EN_FPD | J2-102 | 12 | LP_GOOD | J2-106 | 13 | PG_FPD | J2-110 | 14 | PG_DDR | J2-114 | 15 | EN_PLL_PWR | J2-77 | 16 | PLL_FINC | J2-81 | 17 | PG_GT_R | J2-91 | 18 | EN_GT_R | J2-95 | 19 | EN_PL | J2-101 | 20 | EN_GT_L | J2-79 | 21 | PLL_SEL0 | J2-93 | 22 | PG_GT_L | J2-97 | 23 | INIT_B | J2-98 | 24 | IN1_P | J2-4 | 25 | PLL_SEL1 | J2-87 | 26 | PLL_LOLN | J2-85 | 27 | PLL_RST | J2-89 | 28 | DX_P | J2-119 | 29 | DX_N | J2-121 | 30 | IN1_N | J2-6 | 31 | B505_CLK0_P | J2-10 | 32 | B505_CLK0_N | J2-12 | 33 | B505_CLK1_P | J2-16 | 34 | B505_CLK1_N | J2-18 | 35 | B128_CLK1_P | J2-22 | 36 | B128_CLK1_N | J2-24 | 37 | CLK0_N | J2-1 | 38 | CLK0_P | J2-3 | 39 | CLK8_P | J2-7 | 40 | CLK8_N | J2-9 | 41 | CLK7_P | J2-13 | 42 | CLK7_N | J2-15 | 43 | IN2_P | J3-66 | 44 | IN2_N | J3-68 | 45 | B230_CLK1_N | J3-59 | 46 | B230_CLK1_P | J3-61 | 47 | B229_CLK0_N | J3-65 | 48 | B229_CLK0_P | J3-67 | 49 | PLL_3V3 | J3-152 | 50 | GND | J3-155 | 51 | PL_1V8 | J1-121 | 52 | PS_1V8 | J3-147 | 53 | SI_PLL_1V8 | J3-151 | 54 | PROG_B | J2-100 | 55...56 | GND | - | |
On-board Peripherals
Page properties |
---|
|
Notes : - add subsection for every component which is important for design, for example:
- Two 100 Mbit Ethernet Transciever PHY
- USB PHY
- Programmable Clock Generator
- Oscillators
- eMMCs
- RTC
- FTDI
- ...
- DIP-Switches
- Buttons
- LEDs
|
Page properties |
---|
|
Notes : In the on-board peripheral table "chip/Interface" must be linked to the corresponding chapter or subsection |
...
anchor | Table_OBP |
---|
title | On Board Peripherals |
---|
...
DIP Switch
There are thre DIP Switches, S1, S2, S3.
...
Test Points
Scroll Title |
---|
anchor | Table_SIP_TestPoint |
---|
title | Test Points Information |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Test Point | Signals | B2B Connector | Notes |
---|
TP 1 | DDR_1V2 | J2-135 |
| TP 2 | PG_PSGT | J2-82 |
| TP 3 | ERR_STATUS | J2-86 |
| TP 4 | PLL_FDEC | J2-94 |
| TP 5 | EN_LPD | J2-108 |
| TP 6 | EN_DDR | J2-112 |
| TP 7 | PG_PL | J2-104 |
| TP 8 | PG_PLL_1V8 | J2-80 |
| TP 9 | N_PSGT | J2-84 |
| TP 10 | ERR_OUT | J2-88 |
| TP 11 | EN_FPD | J2-102 |
| TP 12 | LP_GOOD | J2-106 |
| TP 13 | PG_FPD | J2-110 |
| TP 14 | PG_DDR | J2-114 |
| TP 15 | EN_PLL_PWR | J2-77 |
| TP 16 | PLL_FINC | J2-81 |
| TP 17 | PG_GT_R | J2-91 |
| TP 18 | EN_GT_R | J2-95 |
| TP 19 | EN_PL | J2-101 |
| TP 20 | EN_GT_L | J2-79 |
| TP 21 | PLL_SEL0 | J2-93 |
| TP 22 | PG_GT_L | J2-97 |
| TP 23 | INIT_B | J2-98 |
| TP 24 | IN1_P | J2-4 |
| TP 25 | PLL_SEL1 | J2-87 |
| TP 26 | PLL_LOLN | J2-85 |
| TP 27 | PLL_RST | J2-89 |
| TP 28 | DX_P | J2-119 |
| TP 29 | DX_N | J2-121 |
| TP 30 | IN1_N | J2-6 |
| TP 31 | B505_CLK0_P | J2-10 |
| TP 32 | B505_CLK0_N | J2-12 |
| TP 33 | B505_CLK1_P | J2-16 |
| TP 34 | B505_CLK1_N | J2-18 |
| TP 35 | B128_CLK1_P | J2-22 |
| TP 36 | B128_CLK1_N | J2-24 |
| TP 37 | CLK0_N | J2-1 |
| TP 38 | CLK0_P | J2-3 |
| TP 39 | CLK8_P | J2-7 |
| TP 40 | CLK8_N | J2-9 |
| TP 41 | CLK7_P | J2-13 |
| TP 42 | CLK7_N | J2-15 |
| TP 43 | IN2_P | J3-66 |
| TP 44 | IN2_N | J3-68 |
| TP 45 | B230_CLK1_N | J3-59 |
| TP 46 | B230_CLK1_P | J3-61 |
| TP 47 | B229_CLK0_N | J3-65 |
| TP 48 | B229_CLK0_P | J3-67 |
| TP 49 | PLL_3V3 | J3-152 |
| TP 50 | GND | J3-155 |
| TP 51 | PL_1V8 | J1-121 |
| TP 52 | PS_1V8 | J3-147 |
| TP 53 | SI_PLL_1V8 | J3-151 |
| TP 54 | PROG_B | J2-100 |
| TP 55...56 | GND | - |
|
|
On-board Peripherals
Page properties |
---|
|
Notes : - add subsection for every component which is important for design, for example:
- Two 100 Mbit Ethernet Transciever PHY
- USB PHY
- Programmable Clock Generator
- Oscillators
- eMMCs
- RTC
- FTDI
- ...
- DIP-Switches
- Buttons
- LEDs
|
Page properties |
---|
|
Notes : In the on-board peripheral table "chip/Interface" must be linked to the corresponding chapter or subsection |
Scroll Title |
---|
anchor | Table_OBP_DIP |
---|
title | DIP Switch S1On Board Peripherals |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
SignalsB2BS1 switch | MODE0 | J2-109 | S1A | MODE1 | J2-107 | S1B | MODE2 | J2-105 | S1C | MODE3 | J2-103 | S1D | |
...
DIP Switch
There are three DIP Switches, S1, S2, S3.
The Boot Mode can be set through DIP Switch S1, refer to BootMode table.
Scroll Title |
---|
anchor | Table_OBP_DIP |
---|
title | DIP Switch S2S1 |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
S2 switchNotesEN_PSGT84S2A | EN_GT_R95S2B | EN_GT_L97S2C | EN_PLL_PWR77S2D | connected to PG_PL
|
Control signals must be set using DIP Switch S2, S3.
Scroll Title |
---|
anchor | Table_OBP_DIP |
---|
title | DIP Switch S3S2 |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
DIP Switch S2 | Signals | B2B | S3 switchNotesNotes |
---|
S2A | EN_DDRPSGT | J2-11284 | Position OFF enables power rail | S2BS3A | EN_GT_LPDR | J2-10895 | Position OFF enables power rail | S2CS3B | EN_PLGT_L | J2-10197 | Position OFF enables power rail | S2DS3C | EN_FPDPLL_PWR | J2-102 | S3D |
|
...
77 | Position OFF enables power rail, connected to PG_PL |
|
Scroll Title |
---|
anchor | Table_OBP_LEDDIP |
---|
title | On-board LEDsDIP Switch S3 |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
|
Designator | Color | Connected to | Active Level | Note |
---|
D2 | Red | DONE | Active Low | D3 | Red | ERR_STATUS | Active Low | D4 | Red | ERR_OUT | Active Low |
...
DIP Switch S3 | Signals | B2B | S3 switch | Notes |
---|
S3A | EN_DDR | J2-112 | S3A | Position OFF enables power rail | S3B | EN_LPD | J2-108 | S3B | Position OFF enables power rail | S3C | EN_PL | J2-101 | S3C | Position OFF enables power rail | S3D | EN_FPD | J2-102 | S3D | Position OFF enables power rail |
|
LEDs
Scroll Title |
---|
anchor | Table_OBP_CLKLED |
---|
title | OsillatorsOn-board LEDs |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
DescriptionFrequencyU2MEMS Oscillator | 125.00 MHz | |
Power and Power-On Sequence
...
In 'Power and Power-on Sequence' section there are three important digrams which must be drawn:
- Power on-sequence
- Power distribution
- Voltage monitoring circuit
Note |
---|
For more information regarding how to draw diagram, Please refer to "Diagram Drawing Guidline" . |
Red | DONE | Active High | Non User LED | D3 | Red | ERR_STATUS | Active High | Non User LED | D4 | Red | ERR_OUT | Active High | Non User LED |
|
Clock Sources
...
Scroll Title |
---|
anchor | Table_PWROBP_PCCLK |
---|
title | Power ConsumptionOsillators |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
|
2,0mm MC LB2 | Note |
---|
J7 | 3.3V direct modules power supply |
J8 | GND |
Power Consumption
...
Designator | Description | Frequency | Note |
---|
U2 | MEMS Oscillator | 125.00 MHz |
|
|
Power and Power-On Sequence
Page properties |
---|
|
In 'Power and Power-on Sequence' section there are three important digrams which must be drawn: - Power on-sequence
- Power distribution
- Voltage monitoring circuit
|
Power Supply
Scroll Title |
---|
anchor | Table_PWR_PC |
---|
title | Power Consumption |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
|
Power Input Pin | Typical Current |
---|
VIN | TBD* |
* TBD - To Be Determined
Power Distribution Dependencies
2,0mm MC LB2 | Note |
---|
J7 | 3.3V direct modules power supply | J8 | GND |
|
Power Consumption
Minimum current depends mainly on design and cooling solution. Use Xilinx Power Estimator and/or Your Vivado Project to estimate min current. Minimum of 3A are recommanded for basic functionalityInput oower sourced directly the module, Only one Diode D1 is used for protection.
Scroll Title |
---|
anchor | FigureTable_PWR_PDPC |
---|
title | Power DistributionConsumption |
---|
|
ignoredrawioborderfalseviewerToolbartruefitWindowfalsediagramDisplayNamelboxtrue |
revision | 2 |
---|
diagramName | TEBT0808_PWR_PD |
---|
simpleViewer | widthlinksauto | tbstyle | hidden |
---|
diagramWidth | 640 |
---|
Scroll Only |
---|
Image Removed |
...
Power Input Pin | Typical Current |
---|
3.3V | TBD* |
|
* TBD - To Be Determined
Power Distribution Dependencies
Input oower sourced directly the module, Only one Diode D1 is used for inverse polarity protection.
Scroll Title |
---|
anchor | TableFigure_PWR_PRPD |
---|
title | Module power rails.Power Distribution |
---|
|
tablelayoutorientationportraitsortDirectionASCrepeatTableHeadersdefaultstylewidths |
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
| lbox | true |
---|
revision | 4 |
---|
diagramName | TEBT0808_PWR_PD |
---|
simpleViewer | false |
---|
width | |
---|
links | auto |
---|
tbstyle | hidden |
---|
diagramWidth | 640 |
---|
|
|
Scroll Only |
---|
Image Added |
Power Rails
Scroll Title |
---|
anchor | Table_PWR_PR |
---|
title | Module power rails. |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Power Rail Name | B2B J1 Pins | B2B J2 Pins | B2B J3 Pins | Directions | Note |
---|
PL_DCIN | 151, 153, 155, 157, 159 | - | - | Output | - | DCDCIN | - | 154, 156, 158, 160, 153, 155, 157, 159 | - | Output | - | LP_DCDC | - | 138, 140, 142, 144 | - | Output | - | PS_BATT | - | 125 | - | Output | - | GT_DCDC | - | - | 157, 158, 159, 160 | Output | - | PLL_3V3 | - | - | 152 | Output | - |
Power Rail Name | B2B JM1 Pin | B2B JM2 Pin | B2B JM3 Pin | B2B JM4 Pin | Direction | Notes |
---|
3.3V | 151,153,155,157,159 | 140,142,144,154,156,158,160, 153,155,157,159 | 157,158,159,160 | - | Output | Carrier power supply to module power rails PL_DCDCIN. DCDCIN, LP_DCDC, GT_DCDC, PL_3V3V | VCCO_47 | - | - | 43, 44 | - | Output | Connected to 1.8V (SI_PLL_1V8) | VCCO_48 | - | - | 15,16 | - | Output | Connected to 1.8V (SI_PLL_1V8) | VCCO_64 | - | - | - | 58, 106 | Output | Connected to 1.8V (PL_1V8) | VCCO_65 | - | - | - | 69, 105 | Output | Connected to 1.8V (PL_1V8) | VCCO_66 | 90,120 | - | - | - | Output | Connected to 1.8V (PL_1V8) | PS_1V8 | - | 99, | 147, 148 | - | Input | PLL_3V3 | - | - | 152 | - | Output | 3.3V | PL_1_V8 | 121,121 | - | - | - | Input | 1.8V for PL BanksInput | DDR 1V2 | - | 135 | - | - | Inout | PS_1V8 | - | 99 | 147, 148 | Input | - | PL_1V8 | 91, 121 | PL_3V3152Output | Connected to 3.3V | PSBAT-125 | Output1.2V..1.5V, abs. max 2V |
|
Board to Board Connectors
Page properties |
---|
|
- This section is optional and only for modules.
use "include page" macro and link to the general B2B connector page of the module series, For example: 6 x 6 SoM LSHM B2B Connectors
Include Page |
---|
| PD:6 x 6 SoM LSHM B2B ConnectorsPD: |
---|
| 6 x 6 SoM LSHM B2B Connectors |
---|
|
|
Include Page |
---|
| PD:5.2 x 7.6 SoM UltraSoM+ ST5 and SS5 B2B ConnectorsPD: |
---|
| 5.2 x 7.6 SoM UltraSoM+ ST5 and SS5 B2B Connectors |
---|
|
...
Scroll Title |
---|
anchor | Table_TS_AMR |
---|
title | PS absolute maximum ratings |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Symbols | Min | Max | Unit | Note |
---|
VIN | -0.3 | 4 | V | VIN is connected directly to module | Storage Temperatur | -40 | +85°C | °C | See DIP Switch, CHS-04TA datasheet |
|
Recommended Operating Conditions
...
Scroll Title |
---|
anchor | Table_TS_ROC |
---|
title | Recommended operating conditions. |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Symbols | Min | Max | Unit | Note |
---|
VIN | 3,14 | 3.47 | V | Important, check Check also TRM of the connected module | Operating Temperatur | -40 | +85 | °C |
|
|
Physical Dimensions
Module size: 90 mm × 90 mm. Please download the assembly diagram for exact numbers.
Mating height with standard connectors: 3.5 mm.
...
Scroll Title |
---|
anchor | Table_VCP_SO |
---|
title | Trenz Electronic Shop Overview |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
|
Revision History
Hardware Revision History
Scroll Title |
---|
anchor | Table_RH_HRH |
---|
title | Hardware Revision HistoryTrenz Electronic Shop Overview |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | widths |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
|
Trenz shop TEBT0808 overview page |
---|
English page | German page |
Revision History
Hardware Revision History
| |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Date | Revision | Changes | Documentation Link |
---|
2016-05-30 | 01 | Initial Release | REV01 |
|
Hardware revision number can be found on the PCB board together with the module model number separated by the dash.
Scroll Title |
---|
anchor | Figure_RV_HRN |
---|
title | Board hardware revision number. |
---|
|
Scroll Ignore |
---|
draw.io Diagram |
---|
border | false |
---|
viewerToolbar | true |
---|
| |
---|
fitWindow | false |
---|
diagramDisplayName | |
---|
lbox | true |
---|
revision | 1 |
---|
diagramName | TEBT0808_RV_HRN |
---|
simpleViewer | false |
---|
width | |
---|
links | auto |
---|
tbstyle | hidden |
---|
diagramWidth | 158 |
---|
|
|
Scroll Only |
---|
scroll-pdf | true |
---|
scroll-office | true |
---|
scroll-chm | true |
---|
scroll-docbook | true |
---|
scroll-eclipsehelp | true |
---|
scroll-epub | true |
---|
scroll-html | true |
---|
| Image Added |
|
Scroll Title |
---|
anchor | Table_RH_HRH |
---|
title | Hardware Revision History |
---|
|
Scroll Table Layout |
---|
|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | widths | sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
Date | Revision | Changes | Documentation Link |
---|
2016-ß6-29 | 01 | -
Document Change History
Page properties |
---|
|
- Note this list must be only updated, if the document is online on public doc!
- It's semi automatically, so do following
Add new row below first Copy "Page Information Macro(date)" Macro-Preview, Metadata Version number, Author Name and description to the empty row. Important Revision number must be the same as the Wiki document revision number Update Metadata = "Page Information Macro (current-version)" Preview+1 and add Author and change description. --> this point is will be deleted on newer pdf export template - Metadata is only used of compatibility of older exports
|
...
Scroll Title |
---|
anchor | Table_RH_DCH |
---|
title | Document change history. |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Date | Revision | Contributor | Description |
---|
Page info |
---|
infoType | Modified date |
---|
dateFormat | yyyy-MM-dd |
---|
type | Flat |
---|
|
| Page info |
---|
infoType | Current version |
---|
prefix | v. |
---|
type | Flat |
---|
showVersions | false |
---|
|
| Page info |
---|
infoType | Modified by |
---|
type | Flat |
---|
showVersions | false |
---|
| change list | | 2020-05-11 | v.54 | John Hartfiel | add notes to DIP section - Correction on configuration signal section
| 2020-01-24 | v.49 | Pedram Babakhani | | -- | all | Edit Page info |
---|
infoType | Modified users |
---|
type | Flat |
---|
showVersions | false |
---|
|
| |
|
Disclaimer
Include Page |
---|
| IN:Legal Notices |
---|
| IN:Legal Notices |
---|
|
...