...
HTML |
---|
<!--
Link to the base folder of the module (remove de/ or en/ from the URL): for example:
https://shop.trenz-electronic.de/Download/?path=Trenz_Electronic/Modules_and_Module_Carriers/4x5/4x5_Carriers/TE0703/
--> |
Scroll Ignore |
---|
...
Scroll Only (inline) |
---|
Refer to http://trenz.org/te0783-info for the current online version of this manual and other available documentation. |
...
Scroll Title | ||||||||||||||||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| ||||||||||||||||||||||||||||||||||||
|
Scroll Title | ||||||||||||||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| ||||||||||||||||||||||||||||||||||
|
...
Storage device name | Content | Notes |
---|---|---|
24LC128-I/ST EEPROM | not not programmed | User content |
24AA025E48 EEPROM's | User content not programmed | Valid MAC Address from manufacturer |
Si5338A OTP Area | not programmed | - |
eMMC Flash Memory | Empty, not programmed | Except serial number programmed by flash vendor |
SPI Flash OTP Area | Empty, not programmed | Except serial number programmed by flash vendor |
SPI Flash Quad Enable bit | Programmed | - |
SPI Flash main array | demo design | - |
HyperFlash Memory | not programmed | - |
eFUSE USER | Not programmed | - |
eFUSE Security | Not programmed | - |
Table 1: Initial delivery state of programmable devices on the module
4 6 of the 7 boot mode strapping pins (MIO2 ... MIO8) of the Xilinx Zynq-7000 SoC device are hardware programmed on the board, 3 1 of them are is set be by the SC CPLD firmware. They The boot strapping pins are evaluated by the Zynq device soon after the 'PS_POR' signal is deasserted to begin the boot process (see section "Boot Mode Pin Settings" of Xilinx manual UG585).
The TE0783 board is programmed in boot mode is selected by the pin 'CPLD_GPIO3' of the SC CPLD firmware to boot initially , which is connected to B2B pin J2-16 to either boot from the on-board QSPI Flash memory U38 or SD IO interface. See section Bootmode in the TE0783 SC CPLD reference Wiki page.
...
Bank | Type | B2B Connector | I/O Signal Count | Differential | Voltage | Notes |
---|---|---|---|---|---|---|
9 | HR | J2 | 2 | 1 | 3.3V | fixed bank voltage to 3.3V |
10 | HR | J3 | 44 | 22 | User | Max voltage 3.3V |
11 | HR | J3 | 40 | 20 | User | Max voltage 3.3V |
12 | HR | J2 | 40 | 20 | User | Max voltage 3.3V |
13 | HR | J2 | 40 | 20 | User | Max voltage 3.3V |
33 | HP | J1 | 48 | 23 | User | Max voltage 1.8V |
34 | HP | J1 | 42 | 20 | User | Max voltage 1.8V |
Table 2: General overview of board to board I/O signals
...
Bank | Type | Lane | Signal Name | B2B Pin | FPGA Pin |
---|---|---|---|---|---|
109 | GTX | 0 |
|
|
|
1 |
|
|
| ||
2 |
|
|
| ||
3 |
|
|
| ||
110 | GTX | 0 |
|
|
|
1 |
|
|
| ||
2 |
|
|
| ||
3 |
|
|
| ||
111 | GTX | 0 |
|
|
|
1 |
|
|
| ||
2 |
|
|
| ||
3 |
|
|
| ||
112 | GTX | 0 |
|
|
|
1 |
|
|
| ||
2 |
|
|
| ||
3 |
|
|
|
...
There are 2 clock sources for the GTX transceivers. MGT_CLK1, MGT_CLK2, MGT_CLK4 and MGT_CLK4 CLK7 are connected directly to B2B connector J3 and J1, so the clock can be provided by the carrier board. Clocks MGT_CLK0, MGT_CLK3, MGT_CLK5 and MGT_CLK6 are provided by the on-board clock generator (U2). As there are no capacitive coupling of the data and clock lines that are connected to the connectors, these may be required on the user’s PCB depending on the application.
Bank | Type | Clock signal | Source | FPGA Pin | Notes |
---|---|---|---|---|---|
109 | GTX | MGT_CLK3_P | U2, CLK3A | MGTREFCLK1P_109, AF10 | Supplied by on-board Si5338A |
MGT_CLK3_N | U2, CLK3B | MGTREFCLK1N_109, AF9 | |||
MGT_CLK2_P | J3-38 | MGTREFCLK0P_109, AD10 | Supplied by B2B connector J3 | ||
MGT_CLK2_N | J3-40 | MGTREFCLK0N_109, AD9 | |||
110 | GTX | MGT_CLK0_P | U2, CLK2A | MGTREFCLK0P_110, AA8 | Supplied by on-board Si5338A |
MGT_CLK0_N | U2, CLK2B | MGTREFCLK0N_110, AA7 | |||
MGT_CLK1_N | J3-39 | MGTREFCLK1P_110, AC8 | Supplied by B2B connector J3 | ||
MGT_CLK1_P | J3-37 | MGTREFCLK1N_110, AA7 | |||
111 | GTX | MGT_CLK4_N | J1-40 | MGTREFCLK0P_111, U8 | Supplied by B2B connector J1 |
MGT_CLK4_P | J1-38 | MGTREFCLK0N_111, U7 | |||
MGT_CLK5_P | U2, CLK1A | MGTREFCLK1P_111, W8 | Supplied by on-board Si5338A | ||
MGT_CLK5_N | U2, CLK1B | MGTREFCLK1N_111, W7 | |||
112 | GTX | MGT_CLK6_P | U2, CLK0A | MGTREFCLK0P_112, N8 | Supplied by on-board Si5338A |
MGT_CLK6_N | U2, CLK0B | MGTREFCLK0N_112, N7 |
Table 4: MGT reference clock sources
MGT_CLK7_P | J1-37 | MGTREFCLK1P_112, R8 | Supplied by B2B connector J1 |
MGT_CLK7_N | J1-39 | MGTREFCLK1N_112, R7 |
Table 4: MGT reference clock sources
JTAG JTAG access to the Xilinx Zynq-7000 is provided through B2B connector J3.
...
Special purpose pins are connected to System Controller CPLD (U32) and have following default configuration:
Pin Name | Direction | Function | Default Configuration | ||||||
---|---|---|---|---|---|---|---|---|---|
EXT_IO1 ... EXT_IO40 | in / out | user GPIO on B2B | see current CPLD firmware | ||||||
BOOTMODE | in | in | signal forwarded to MIO9 and currently used as UART RX line | ||||||
CONFIGX | in | out | signal forwarded to MIO8 and currently used as UART TX line | ||||||
RESINNRST_IN | in | nRESET input | external Board Reset | ||||||
M_TDO | out | CPLD JTAG interface | - | ||||||
M_TDI | in | ||||||||
M_TCK | in | ||||||||
M_TMS | in | ||||||||
JTAGENB | in | enable JTAG | pull high for programming SC CPLD firmware | ||||||
I2CETH1_SCLRESET | in / out | I²C data line | I²C bus of board|||||||
I2C_SDA | in | I²C clock | |||||||
CPLD_IO | in / out | user GPIO | currently not used | ||||||
ETH1_RESET | out | reset GbE PHY U18 | see current SC CPLD firmware | ||||||
reset GbE PHY U18 | see current SC CPLD firmware | ||||||||
OTGOTG-RST | out | reset USB2 PHYs U4 and U8 | see current SC CPLD firmware | ||||||
RTC_INTDONE | ininterrupt | interrupt from RTC | PS_SRST | out | Zynq control signal | reset PS of Zynq-7000 SoC | DONE | inPL configuration completed | |
PROG_B | out | PL configuration reset signalINIT | in | Low active FPGA initialization pin or configuration error signal | |||||
PS_POR | out | PS power-on reset | |||||||
BM0BM2/MIO5MIO4 | out | Bootmode | Pins|||||||
BM2/MIO4 | out | ||||||||
BM3/MIO2 | out | ||||||||
Pin: SD or QSPI | |||||||||
MIO14MIO8 | in | user MIO pins | currently used as UART interface | ||||||
MIO9MIO15 | out | ||||||||
MMC_RSTLED2 | outReset MMC Flash | Red LED D1 status signal | see current SC CPLD firmware | ||||||
ETH1-RESET33 | in | reset GbE PHY U18 | reset signal from Zynq-7000 level shifted to 1.8V | ||||||
OTG-RST33 | in | reset USB2 PHYs | reset signal from Zynq-7000 level shifted to 1.8V | ||||||
LED1 ... LED2 | out | LED status signal | see current CPLD firmware | ||||||
CPLD_GPIO0 ... CPLD_GPIO5 | in / out | user GPIO | currently not used | ||||||
CPLD_GPIO0 ... CPLD_GPIO3 | in / out | CPLD_GPIO3 used for Boot Mode | see current CPLD firmware | ||||||
FPGA_CPLD1 ... FPGA_CPLD4 | in /out | user GPIO to FPGA bank 9 | see current SC CPLD firmware | ||||||
EN_1V | out | Power control | enable signal DCDC U13 '1V' | ||||||
PG_1VALL | in | power good signal DCDC U13 '1V' | |||||||
EN_1.0V_MGT | out | enable signal DCDC U16 '1.0V_MGT' | |||||||
PG_1.0V_MGT | in | power good signal DCDC U16 '1.0V_MGT' | |||||||
EN_1.2V_MGT | out | enable signal DCDC U16 '1.2V_MGT' | |||||||
PG_1.2V_MGT | in | power good DCDC U16 '1.2V_MGT' | |||||||
EN_1.8V | out | enable signal DCDC U16 '1.8V' | |||||||
PG_1.8V | in | power good signal DCDC U16 '1.8V' | |||||||
EN_3.3V | out | enable signal DCDC U16 '3.3V' | |||||||
PG_3.3V | in | power good signal DCDC U16 '3.3V' | |||||||
PG_1V5 | in | power good signal DCDC U23 '1.5V' |
Table 7: System Controller CPLD special purpose pins.
See also TE0783 CPLD reference Wiki page.
all voltages powered up properly → Green LED D2 lights up. |
Table 7: System Controller CPLD special purpose pins.
See also TE0783 CPLD reference Wiki page.
MIO | Function | Connected to | |
---|---|---|---|
0 | USB2 PHY Reset | voltage level translator U30 → USB2 PHY U4 | |
1 | QSPI0 | SPI Flash-CS | |
2 | QSPI0 | SPI Flash-DQ0 | |
3 | QSPI0 | SPI Flash-DQ1 | |
4 | QSPI0 | SPI Flash-DQ2 | |
5 | QSPI0 | SPI Flash-DQ3 | |
6 | QSPI0 | SPI Flash-SCK | |
7 | GbE PHY Reset | voltage level translator U30 → GbE PHY U18 | |
8 | not used | 3.3V pull-up for bootmode pin strapping | |
9 | not connected | - | |
10 | SCL | I²C clock line | |
11 | SDA | I²C data line | |
12 | - | availabe on B2B pin J-22 | |
13 | - | availabe on B2B pin J-26 | |
14 | UART RX | input | |
MIO | Function | Connected to | |
0 | USB2 PHYs Reset | SC CPLD (used as level translator) | |
1 | QSPI0 | SPI Flash-CS | |
2 | QSPI0 | SPI Flash-DQ0 | |
3 | QSPI0 | SPI Flash-DQ1 | |
4 | QSPI0 | SPI Flash-DQ2 | |
5 | QSPI0 | SPI Flash-DQ3 | |
6 | QSPI0 | SPI Flash-SCK | |
7 | Ethernet PHY1 Reset | SC CPLD (used level translator) | |
8 | UART TX | output, muxed to B2B by the SC CPLD | |
915 | UART RXTX | inputoutput, muxed to B2B by the SC CPLD | |
10 | SDIO1 D0 | eMMC DAT0 | |
11 | SDIO1 CMD | eMMC CMD | |
12 | SDIO1 CLK | eMMC CLK | |
13 | SDIO1 D1 | eMMC DAT1 | |
14 | SDIO1 D2 | eMMC DAT2 | |
15 | SDIO1 D3 | eMMC DAT3 | |
16..27 | ETH0 | Ethernet RGMII PHY | |
28..39 | USB0 | USB0 ULPI PHY | |
16..27 | ETH0 | Ethernet RGMII PHY | |
28..39 | USB0 | USB0 ULPI PHY | |
40...45 | SD IO | available on B2B connector J2 with 3.3V VCCIO | |
4640...51 | USB1 | eMMC | connected to on board eMMC Flash memory U28USB1 ULPI PHY |
52 | ETH0 MDC | - | |
53 | ETH0 MDIO | - |
Table 8: Zynq PS MIO mapping
...
The TE0783 is equipped with two one Marvell Alaska 88E1512 Gigabit Ethernet PHYs (U18 (ETH1) and U20 (ETH2)). The transceiver PHY of ETH1 is connected to the Zynq PS Ethernet GEM0. The I/O Voltage is fixed at 1.8V for HSTL signaling. The reference clock input for both of the PHYs is supplied from an on board 25MHz oscillator (U11), the 125MHz output clock of both PHYs are connected to Zynq's PL bank 35.
.
GbE ETH1 PHY connection:
PHY PIN | Zynq PS / PL | System Controller CPLDNotes | |
---|---|---|---|
MDC/MDIO | MIO52, MIO53 | -- | |
LED0 | Bank 359, Pin B12 | -AC18 | - |
LED1 | Bank 359, Pin C12AC19 | - | |
Interrupt | - | Interrupt | Bank 35, Pin A15not connected |
CLK125 | - | -125 MHz clock output not connected | |
CONFIGBank 35, Pin F14 | - | When pin connected to GND, PHY Address is strapped to 0x00 by default | |
RESETn | - | Pin 53MIO7 | ETH1_RESET33 (MIO7) -> SC CPLD -> → voltage level translator U30 → ETH1_RESET |
RGMII | MIO16..MIO27 | - | |
MDI- | - | on B2B J2 connector |
Table 9: General overview of the Gigabit Ethernet1 PHY signals
ETH2 PHY connection:
The TE0783 is equipped with one USB PHY USB3320 from Microchip (U4). The ULPI interface of the USB PHY is connected to the Zynq PS USB0. The I/O Voltage is fixed at 1.8V.
The reference clock input of the PHY is supplied from an on board 52MHz oscillator (U7).
USB2 PHY connection:
PHY Pin | Zynq PS / PL | B2B Connector J2 | Notes |
---|---|---|---|
ULPI | MIO28..39 | - | Zynq USB0 MIO pins are connected to the PHY |
REFCLK | - | - | 52MHz from on board oscillator (U7) |
REFSEL[0..2] | - | - | 000 GND, select 52MHz reference Clock |
RESETB | MIO0 | - | OTG-RESET33 → voltage level translator U30 → OTG-RESET |
CLKOUT | MIO36 | - | Connected to 1.8V selects reference clock operation mode |
DP,DM | - | USB1_D_P, USB1_D_N | USB Data lines |
CPEN | - | VBUS1_V_EN | External USB power switch active high enable signal |
VBUS | - | USB1_VBUS | Connect to USB VBUS via a series resistor. Check reference schematic. |
ID | - | OTG1_ID | For an A-Device connect to ground, for a B-Device left floating |
PHY PIN | Zynq PS / PL | System Controller CPLD | Notes |
MDC/MDIO | Bank 35, Pin C17/B17 | - | - |
LED0 | Bank 35, Pin K15 | - | - |
LED1 | Bank 35, Pin B16 | - | - |
Interrupt | Bank 35, Pin A17 | - | - |
CONFIG | Bank 35, Pin E15 | - | When pin connected to GND, PHY Address is strapped to 0x00 by default |
RESETn | Bank 35, Pin B15 | - | - |
RGMII | Bank 9 | - | - |
MDI | - | - | on B2B J2 connector |
Table 10: General overview of the Gigabit Ethernet2 PHY signals
...
The TE0783 is equipped with two USB PHY's USB3320 from Microchip (U4 (USB0) and U8 (USB1)). The ULPI interface of USB0 is connected to the Zynq PS USB0, ULPI interface of USB1 to Zynq PS USB1. The I/O Voltage is fixed at 1.8V.
The reference clock input of both PHY's is supplied from an on board 52MHz oscillator (U7).
USB0 PHY connection:
...
Table 11: General overview of the Gigabit Ethernet2 PHY signals
USB1 PHY connection:
...
Table 12: General overview of the Gigabit Ethernet2 PHY signals
The on-board I2C components are connected to bank 35 pins L15 (I2C_SDA) and L14 (I2C_SCL).
I2C addresses for on-board components:
...
Table 13: Address table of the I2C bus slave devices
Pins with names ending with _VRN and _VRP are connected to Zynq PL HP bank special purpose pins VRN/VRP and can be routed to DCI calibration resistors on the baseboard. Otherwise they are usable as general purpose I/Os.
Bank 35 has 100 ohm DCI calibration resistors installed, it is also possible to "borrow" the DCI calibration from bank 35 for banks 34 and 33. For more detailed information about the DCI check Xilinx documentation.
The System Controller CPLD (U14) is provided by Lattice Semiconductor LCMXO2-1200HC (MachXO2 product family). It is the central system management unit with module specific firmware installed to monitor and control various signals of the FPGA, on-board peripherals, I/O interfaces and module as a whole.
See also TE0783 CPLD reference Wiki page.
eMMC Flash memory device (U15) is connected to the Zynq PS MIO bank 500 pins MIO10..MIO15. eMMC chips MTFC4GMVEA-4M IT (Flash NAND-IC 2x 16 Gbit) is used with 4 GByte of memory density.
By default TE0783-01 module has two 16-bit wide IM (Intelligent Memory) IM4G16D3FABG-125I DDR3L SDRAM (DDR3-1600 Speedgrade) chips arranged into 32-bit wide memory bus providing total of 1 GBytes of on-board RAM.
Two quad SPI compatible serial bus flash memory for FPGA configuration file storage is provided by Spansion S25FL256SAGBHI20 with 256 Mbit (32 MByte) memory density. After configuration completes the remaining free memory can be used for application data storage. All four SPI data lines are connected to the FPGA allowing x1, x2 or x4 data bus widths to be used. The maximum data transfer rate depends on the bus width and clock frequency.
On-board Gigabit Ethernet PHYs (U18, U20) are provided by Marvell Alaska 88E1512. The Ethernet PHYs' RGMII interfaces are connected to the Zynq's PS MIO bank 501 and to PL bank 9. I/O voltage is fixed at 1.8V for HSTL signaling. The reference clock input of both PHYs is supplied from an on-board 25.000000 MHz oscillator (U11).
Hi-speed USB ULPI PHYs (U4. U8) are provided with USB3320 from Microchip. The ULPI interfaces are connected to the Zynq PS USB0 and USB1 via MIO28..51, bank 501 (see also section USB interface). The I/O voltage is fixed at 1.8V and PHY reference clock input is supplied from the on-board 52.000000 MHz oscillator (U7).
Two Microchip 24AA025E48 serial EEPROMs (U22, U24) contain globally unique 48-bit node address, which are compatible with EUI-48(TM) specification. The devices are organized as two blocks of 128 x 8 Kbit memory. One of the blocks stores the 48-bit node address and is write protected, the other block is available for application use. The MAC address EEPROMS areaccessible over I2C bus (see also section I²C interface).
The TE0783 board contains one EEPROM (U26) for configuration and general user purposes. The EEPROMs is provided by Microchip 24LC128-I/ST with 128 KBit memory density, the EEPROM is areaccessible over I2C bus (see also section I²C interface).
There is a Silicon Labs I2C programmable clock generator Si5338A (U2) chip on-board. It's output frequencies can be programmed using the I2C bus address 0x70 or 0x71. Default address is 0x70, IN4/I2C_LSB pin must be set to high for address 0x71.
A 25.000000 MHz oscillator (U3) is connected to the pin IN3 and is used to generate the output clocks. The output voltage of the oscillator is provided by the 1.8V power rail, thus making output frequency available as soon as 1.8V is present. All 4 of the Si5338 clock outputs are connected to the MGT banks of the Zynq device. It is possible to use the clocks connected to the GTR bank in the user's logic design. This is achieved by instantiating a IBUFDSGTE buffer in the design.
Once running, the frequency and other parameters can be changed by programming the device using the I2C bus connected between the FPGA (master) and clock generator (slave). For this, proper I2C bus logic has to be implemented in FPGA.
...
External clock signal supply from B2B connector J3, pins J3-38 / J3-40
...
IN3
...
25.000000 MHz
...
Fixed input clock signal from reference clock generator SiT8008BI-73-18S-25.000000E (U3)
...
IN5
...
-
...
Not connected
...
IN6
...
-
...
-
...
reference clock 0 of Bank 112 GTX
...
CLK1 A/B
...
reference clock 1 of Bank 111 GTX
...
CLK2 A/B
...
-
...
reference clock 0 of Bank 110 GTX
...
Table 14: General overview of the on-board quad clock generator I/O signals
The module has following reference clock signals provided by on-board oscillators and external source from carrier board:
...
Table 15: Reference clock signals
...
Table 16: On-board LEDs
Power supply with minimum current capability of 3A for system startup is recommended.
...
Table 17: Power consumption
* TBD - To Be Determined soon with reference design setup.
Single 3.3V power supply with minimum current capability of 4A for system startup is recommended.
For the lowest power consumption and highest efficiency of the on-board DC-DC regulators it is recommended to power the module from one single 3.3V supply. All input power supplies should have a nominal value of 3.3V. Although the input power supplies can be powered up in any order, it is recommended to power them up simultaneously.
Warning |
---|
To avoid any damage to the module, check for stabilized on-board voltages should be carried out (i.e. power good and enable signals) before powering up any Zynq's I/O bank voltages VCCO_x. All I/Os should be tri-stated during power-on sequence. |
...
anchor | Figure_3 |
---|---|
title | Figure 3: TE0783-01 Power Distribution Diagram |
...
on-board I2C components are connected to PS MIO bank 500 pins MIO10 ('MIO10_SCL') and MIO11 ('MIO11_SDA').
I2C addresses for on-board components:
Device | IC | Designator | I2C-Address | Notes |
---|---|---|---|---|
EEPROM | 24LC128-I/ST | U26 | 0x53 | user data |
EEPROM | 24AA025E48T-I/OT | U22 | 0x50 | MAC address EEPROM |
RTC | ISL12020MIRZ | U17 | 0x6F | Temperature compensated real time clock |
Battery backed RAM | ISL12020MIRZ | U17 | 0x57 | Integrated in RTC |
PLL | SI5338A-B-GMR | U2 | 0x70 | - |
Table 11: Address table of the I2C bus slave devices
The System Controller CPLD (U32) is provided by Lattice Semiconductor LCMXO2-4000HC (MachXO2 product family). It is the central system management unit with module specific firmware installed to monitor and control various signals of the FPGA, on-board peripherals, I/O interfaces and module as a whole.
See also TE0783 CPLD reference Wiki page.
eMMC Flash memory device (U28) is connected to the Zynq PS MIO bank 501 pins MIO46..MIO51. eMMC chips MTFC4GMVEA-4M IT (Flash NAND-IC 2x 16 Gbit) is used with 4 GByte of memory density.
By default TE0783-01 module has two 16bit wide IM (Intelligent Memory) IM4G16D3FABG-125I DDR3L SDRAM (DDR3-1600 Speedgrade) connected to the PS DDR memory bank 502, the chips are arranged into 32bit wide memory bus providing total of 1 GBytes of on-board RAM.
Another 4 chips are arranged into 64bit wide memory bus prodivding total of 2 GByte on-board RAM connected to the PL HP banks 34, 35 and 36.
One quad SPI compatible serial bus Flash memory (U38) for FPGA configuration file storage is provided by Spansion S25FL256SAGBHI20 with 256 Mbit (32 MByte) memory density. After configuration completes the remaining free memory can be used for application data storage. All four SPI data lines are connected to the FPGA allowing x1, x2 or x4 data bus widths to be used. The maximum data transfer rate depends on the bus width and clock frequency.
On-board Gigabit Ethernet PHY (U18) is provided by Marvell Alaska 88E1512. The Ethernet PHY's RGMII interface is connected to the Zynq's PS MIO bank 501. I/O voltage is fixed at 1.8V for HSTL signaling. The reference clock input of the PHY is supplied from an on-board 25.000000 MHz oscillator (U11).
Hi-speed USB ULPI PHY (U4) is provided with USB3320 from Microchip. The ULPI interface is connected to the Zynq PS USB0 bank 501 (see also section USB interface). The I/O voltage is fixed at 1.8V and PHY reference clock input is supplied from the on-board 52.000000 MHz oscillator (U7).
A Microchip 24AA025E48 serial EEPROM (U22) contain globally unique 48-bit node address, which are compatible with EUI-48(TM) specification. The device is organized as two blocks of 128 x 8 Kbit memory. One of the blocks stores the 48-bit node address and is write protected, the other block is available for application use. The MAC address EEPROM is accessible over I2C bus (see also section I²C interface).
The TE0783 board contains one EEPROM (U26) for configuration and general user purposes. The EEPROMs is provided by Microchip 24LC128-I/ST with 128 KBit memory density, the EEPROM is areaccessible over I2C bus (see also section I²C interface).
There is a Silicon Labs I2C programmable clock generator Si5338A (U2) chip on-board. It's output frequencies can be programmed using the I2C bus address 0x70 or 0x71. Default address is 0x70, IN4/I2C_LSB pin must be set to high for address 0x71.
A 25.000000 MHz oscillator (U3) is connected to the pin IN3 and is used to generate the output clocks. The output voltage of the oscillator is provided by the 1.8V power rail, thus making output frequency available as soon as 1.8V is present. All 4 of the Si5338 clock outputs are connected to the MGT banks of the Zynq device. It is possible to use the clocks connected to the GTR bank in the user's logic design. This is achieved by instantiating a IBUFDSGTE buffer in the design.
Once running, the frequency and other parameters can be changed by programming the device using the I2C bus connected between the FPGA (master) and clock generator (slave). For this, proper I2C bus logic has to be implemented in FPGA.
Signal | Frequency | Notes |
---|---|---|
IN1/IN2 | user | External clock signal supply from B2B connector J3, pins J3-38 / J3-40 |
IN3 | 25.000000 MHz | Fixed input clock signal from reference clock generator SiT8008BI-73-18S-25.000000E (U3) |
IN4 | - | LSB of the default I2C address, wired to ground mean address is 0x70 |
IN5 | - | Not connected |
IN6 | - | Wired to ground |
CLK0 A/B | - | reference clock 0 of Bank 112 GTX |
CLK1 A/B | - | reference clock 1 of Bank 111 GTX |
CLK2 A/B | - | reference clock 0 of Bank 110 GTX |
CLK3 A/B | - | reference clock 1 of Bank 109 GTX |
Table 12: General overview of the on-board quad clock generator I/O signals
The module has following reference clock signals provided by on-board oscillators and external source from carrier board:
Clock Source | Schematic Name | Frequency | Clock Destination |
---|---|---|---|
SiTime SiT8008AI oscillator, U61 | PS_CLK | 33.333333 MHz | Zynq SoC U1, pin A22 |
SiTime SiT8008AI oscillator, U33 | PL_CLK | 33.333333 MHz | Zynq SoC U1, pin AA18 |
Microchip DSC1123 oscillator, U15 | MIG_SYS_CLK_P / MIG_SYS_CLK_N | 200.0000 MHz | Zynq SoC U1, pins H9, G9 |
SiTime SiT8008BI oscillator, U3 | - | 25.000000 MHz | Quad PLL clock generator U2, pin 3 |
Microchip DSC1123 oscillator, U31 | B9_CLK_P, B9_CLK_N | 125.0000 MHz | Zynq SoC U1, pins AD18, AD19 |
SiTime SiT8008AI oscillator, U7 | - | 52.000000 MHz | USB2 PHYs U4 and U8, pin 26 |
SiTime SiT8008BI oscillator, U11 | - | 25.000000 MHz | GbE PHYs U18 and U20, pin 34 |
Table 13: Reference clock signals
LED | Color | Connected to | Description and Notes |
---|---|---|---|
D1 | Red | System Controller CPLD U32, bank 0 | Indicates power-up sequence completed. |
D2 | Green | System Controller CPLD U32, bank 2 | Exact function is defined by SC CPLD firmware. |
Table 14: On-board LEDs
Power supply with minimum current capability of 4A for system startup is recommended.
Power Input | Typical Current |
---|---|
VIN | TBD* |
C3.3V | TBD* |
Table 15: Power consumption
* TBD - To Be Determined soon with reference design setup.
Warning |
---|
To avoid any damage to the module, check for stabilized on-board voltages should be carried out (i.e. power good and enable signals) before powering up any Zynq's I/O bank voltages VCCO_x. All I/Os should be tri-stated during power-on sequence. |
The Trenz TE0783 SoM is equipped with two quad DC-DC voltage regulators to generate required on-board voltage levels 1V, 3.3V, 1.8V, 1.2V_MGT, 1V_MGT. Additional voltage regulators are used to generate voltages 3.3V_SB, 1.5V, VTT, VTTREF for PS and PL memory bank, 1.8V_MGT and VCCAUX_IO.
There are following dependencies how the initial voltages of the power rails on the B2B connectors are distributed to the on-board DC-DC converters, which power up further DC-DC converters and the particular on-board voltages:
Scroll Title | ||||||||||||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| ||||||||||||||||||||||||||||||||
|
See also Xilinx datasheet DS191 for additional information. User should also check related base board documentation when intending base board design for TE0783 module.
Power-on sequence is handled by the System Controller CPLD using "Power good"-signals from the voltage regulators:
Scroll Title | ||||||||||||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| ||||||||||||||||||||||||||||||||
|
The voltages '1V' and '3.3V' are monitored by the voltage monitor circuit U27, which generates the PS_POR reset signal if monitored voltages have transient interruptions:
Scroll Title | ||||||||||||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| ||||||||||||||||||||||||||||||||
|
The TE0820 SoM meets the recommended criteria to power up the Xilinx Zynq chip properly by keeping a specific sequence of enabling the on-board DC-DC converters dedicated to the particular functional units of the Zynq chip and powering up the on-board voltages.
Following diagram clarifies the sequence of enabling the particular on-board voltages, which will power-up in descending order as listed in the blocks of the diagram:
...
anchor | Figure_4 |
---|---|
title | Figure 4: TE0783-01 Power-on Sequence Diagram |
...
It is important that all carrier board I/Os are 3-stated at power-on until System Controller CPLD sets PGOOD signal high (B2B connector JM1, pin 30), or 3.3V is present on B2B connector JM2 pins 10 and 12, indicating that all on-module voltages have become stable and module is properly powered up.
...
Power Rail Name on B2B Connector | J1 Pins | J2 Pins | J3 Pins | Direction | Notes | ||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
VIN | - | 165, 166, 167, 168 | - | Input | external power supply voltage | ||||||||||||
C3.3V | - | 147, 148 | - | Inputexternal 3.3V power supply voltage | Normally leave unconnected | ||||||||||||
3.3V | - | 111, 112, 123, 124, 135 136 169, 170, 171, 172 | - | Output | internal 3.3V voltage level | ||||||||||||
1.8V | 169, 170, 171, 172 | - | - | Output | internal 1.8V voltage level | ||||||||||||
EXT_IO_VCC | 99, 100 | - | - | Input | SC CPLD bank 1, 2 and 4 voltage | ||||||||||||
VCCIO_10 | - | - | 99, 100 | Input | high range I/O bank voltage | ||||||||||||
VCCIO_11 | - | - | 159, 160 | Input | high range I/O bank voltage | ||||||||||||
VCCIO_12 | - | 159, 160 | - | Input | high range I/O bank voltage | ||||||||||||
VCCIO_13 | - | 99, 100- | Input | high range I/O bank voltage | VCCIO_3399, 100 | - | - | Input | high performance I/O bank voltage | VCCIO_34 | 159, 160 | - | - | Input | high performance range I/O bank voltage | ||
VBAT_IN | - | - | 124 | Input | backup battery voltage |
Table 1816: Module power rails
Bank | Schematic Name | Voltage | Range | Notes | |
---|---|---|---|---|---|
0 | - | 3.3 V | - | FPGA configuration | |
502 | - | 1.5 V | - | DDR3-RAM port | |
109 / 110 / 111 / 112 | - | 1.2 V | - | MGT | |
500 / 501 | - | 3.3 V | - | PS MIO banks | |
501 | - | 1.8V | - | PS MIO banks | |
9 (HR) | - | 13.8 3 V | 1.2V to 3.3V | - | -ETH2 RGMII |
10 (HR) | VCCIO_10 | user | 1.2V to 3.3V | - | |
11 (HR) | VCCIO_11 | user | 1.2V to 3.3V | - | |
12 (HR) | VCCIO_12 | user | 1.2V to 3.3V | - | |
13 (HR) | VCCIO_13 | user | 1.2V to 3.3V | - | |
33 (HP) | VCCIO_33 | user1.5V_PL | 1.2V to 1.8V-5 V | - | 64bit DDR3L SD-RAM |
34 (HP) | VCCIO_34 | user1.5V_PL | 1.2V to 1.8V5 V | - | |
35 (HP)- | 1.8 V5V_PL | 1.2V to 1.8V | Hyper-RAM, Ethernet, I²C | 5 V | - |
Table 17Table 19: Module I/O bank voltages
...
Include Page | ||||
---|---|---|---|---|
|
...
Parameter | Min | Max | Units | Notes |
---|---|---|---|---|
VIN supply voltage | -0.3 | 15 | V | LTM4644 datasheet |
C3.3V VBAT supply voltage | -0.3 | 3.6 | V | LTM4644 TPS780180 datasheet |
PS I/O supply voltage, VCCO_PSIO | -0.5 | 3.6 | V | Xilinx document DS191 |
PS I/O input voltage | -0.4 | VCCO_PSIO + 0.55 | V | Xilinx document DS191 |
HP I/O bank supply voltage, VCCO | -0.5 | 2.0 | V | Xilinx document DS191 |
HP I/O bank input voltage | -0.55 | VCCO + 0.55 | V | Xilinx document DS191 |
HR I/O bank supply voltage, VCCO | -0.5 | 3.6 | V | Xilinx document DS191 |
HR I/O bank input voltage | -0.55 | VCCO + 0.55 | V | Xilinx document DS191 |
Reference Voltage pin | -0.5 | 2 | V | Xilinx document DS191 |
Differential input voltage | -0.4 | 2.625 | V | Xilinx document DS191 |
MGT reference clocks absolute input voltage | -0.5 | 1.32 | V | Xilinx document DS191 |
MGT absolute input voltage | -0.5 | 1.26 | V | Xilinx document DS191 |
Voltage on SC CPLD pins | -0.5 | 3.75 | V | Lattice Semiconductor MachXO2 datasheet |
Storage temperature | -40 | +85 | °C | See eMMC MTFC4GMVEA eMMC MTFC4GACAJCN datasheet |
Table 2018: Module absolute maximum ratings
...
Parameter | Min | Max | Units | Notes | |
---|---|---|---|---|---|
VIN supply voltage | 11.4 | 1412.6 | V | See LTM4644 datasheet | 12V nominal power supply voltage |
VBAT C3.3V supply voltage | 32.323 | 5.4655 | V | See LCMXO2-256HC, LTM4644 TPS780180 datasheet | |
PS I/O supply voltage, VCCO_PSIO | 1.710 | 3.465 | V | Xilinx document DS191 | |
PS I/O input voltage | –0.20 | VCCO_PSIO + 0.20 | V | Xilinx document DS191 | |
HP I/O banks supply voltage, VCCO | 1.14 | 1.89 | V | Xilinx document DS191 | |
HP I/O banks input voltage | -0.20 | VCCO + 0.20 | V | Xilinx document DS191 | |
HR I/O banks supply voltage, VCCO | 1.14 | 3.465 | V | Xilinx document DS191 | |
HR I/O banks input voltage | -0.20 | VCCO + 0.20 | V | Xilinx document DS191 | |
Differential input voltage | -0.2 | 2.625 | V | Xilinx document DS191 | |
Voltage on SC CPLD pins | -0.3 | 3.6 | V | Lattice Semiconductor MachXO2 datasheet | |
Operating Temperature Range | -40 | 85 | °C | Xilinx document DS191, industrial grade Zynq temperarure range |
Table 2119: Recommended operating conditions
...
Scroll Title | ||||
---|---|---|---|---|
| ||||
...
Date | Revision | Notes | PCN Link | Documentation Link |
---|---|---|---|---|
- | 01 | first production release | - | TE0783-01 |
Table 2220: Hardware revision history table
...
Scroll Title | ||||
---|---|---|---|---|
| ||||
...
Date | Revision | Contributors | Description | ||||||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
|
|
|
| ||||||||||||||||||||||||||
2018-08-07 | v.18 | Ali Naseri |
| ||||||||||||||||||||||||||
-- | all |
|
|
Table 21Table 23: Document change history
Include Page | ||||
---|---|---|---|---|
|