Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

Custom_table_size_100

Page properties
hiddentrue
idComments
  • Module: TRM Name always "TE Series Name" +TRM
    Example: "TE0728 TRM"

Template Change history:

DateVersionChangesAuthor

4.0
  • Rework for smaller TRM which can be generated faster
    • Reduce Signal Interfaces Pin
    • Reduce On Board Perihery
    • Reduce Power
    • Move Configuration Signals from Overview to own section
JH

3.12
  • Version History
    • changed from list to table
  • all
    • changed title-alignment for tables from left to center
ma

3.11
  • update "Recommended Operating Conditions" section


3.1
  • New general notes for temperature range to "Recommended Operating Conditions"


3.02
  • add again fix table of content with workaround to use it for pdf and wiki
  • Export Link for key features examples
    • Notes for different Types (with and without Main FPGA)
  • Export Link for Signals, Interfaces and Pins examples
    • Notes for different Types (Modul, Modul Hypride, Evalboard, Carrier)


3.01
  • remove fix table of content and page layout ( split page layout make trouble with pdf export)
  • changed and add note to signal and interfaces, to on board periphery section
  • ...(not finished)


3.00
  • → separation of Carrier/Module and evaluation kit TRM


2.15
  • add excerpt macro to key features


2.14
  • add fix table of content
  • add table size as macro



Page properties
hiddentrue
idComments

Important General Note:

  • If some section is configurable and depends on Firmware, please refer to the addition page (for example CPLD). If not available, add note, that this part is configurable
  • Designate all graphics and pictures with a number and a description, Use "Scroll Title" macro

    • Use "Scroll Title" macro for pictures and table labels. Figure number must be set manually at the moment (automatically enumeration is planned by scrollPDF)
      • Figure template:

        Scroll Title
        anchorFigure_anchorname
        title-alignmentcenter
        titleText


        Scroll Ignore

        Create DrawIO object here: Attention if you copy from other page, objects are only linked.


        Scroll Only

        image link to the generate DrawIO PNG file of this page. This is a workaround until scroll pdf export bug is fixed



      • Table template:

        • Layout macro can be use for landscape of large tables

      • Scroll Title
        anchorTable_tablename
        title-alignmentcenter
        titleText

        Scroll Table Layout
        orientationportrait
        sortDirectionASC
        repeatTableHeadersdefault
        style
        widths
        sortByColumn1
        sortEnabledfalse
        cellHighlightingtrue

        ExampleComment
        12



    • The anchors of the Scroll Title should be named consistant across TRMs. A incomplete list of examples is given below

      • <type>_<main section>_<name>

        • type: Figure, Table
        • main section:
          • "OV" for Overview
          • "SIP" for Signal Interfaces and Pins,
          • "OBP" for On board Peripherals,
          • "PWR" for Power and Power-On Sequence,
          • "B2B" for Board to Board Connector,
          • "TS" for Technical Specification
          • "VCP" for Variants Currently in Production
          •  "RH" for Revision History
        • name: custom, some fix names, see below
      • Fix names:
        • "Figure_OV_BD" for Block Diagram

        • "Figure_OV_MC" for Main Components

        • "Table_OV_IDS" for Initial Delivery State

        • "Table_PWR_PC" for Power Consumption

        • "Figure_PWR_PD" for Power Distribution
        • "Figure_PWR_PS" for Power Sequence
        • "Figure_PWR_PM" for Power Monitoring
        • "Table_PWR_PR" for Power Rails
        • "Table_PWR_BV" for Bank Voltages
        • "Table_TS_AMR" for Absolute_Maximum_Ratings

        • "Table_TS_ROC" for Recommended_Operating_Conditions

        • "Figure_TS_PD" for Physical_Dimensions
        • "Table_VCP_SO" for TE_Shop_Overview
        • "Table_RH_HRH" for Hardware_Revision_History

        • "Figure_RH_HRN" for Hardware_Revision_Number
        • "Table_RH_DCH" for Document_Change_History
    • Use Anchor in the document: add link macro and add "#<anchorname>
    • Refer to Anchror from external : <page url>#<pagename without space characters>-<anchorname>



Page properties
hiddentrue
idComments

-----------------------------------------------------------------------


Page properties
hiddentrue
idComments

Note for Download Link of the Scroll ignore macro:


Scroll Ignore

Download PDF version of this document.

Overview

The Trenz Electronic AMB0010 is an industrial/extended a commercial grade baseboard for Andromeda modules.

Refer to http://trenz.org/tec0850amb0010-info for the current online version of this manual and other available documentation.

Page properties
hiddentrue
idComments

Notes :

Key Features

Page properties
hiddentrue
idComments

Note:
 'description: Important components and connector or other Features of the module
→ please sort and indicate assembly options

See examples fro different types <Series Name> TRM Template section examples#%3CSeriesName%3ETRMTemplatesectionexamples-KeyFeatures


Excerpt
  • Module
    • Andromeda modules (like AM0010, ...)
  • On Board
    • 2 x B2B connector (ADF6)
    • Clock Buffer
    • Oscillator
  • Interface
    • RJ45 LAN Socket
    • XMOD
    • UART Header
    • I2C Header
    • 4 x User DIP Switch
    • 4 x User LED
    • Micro SD Card Socket with ESD protection
    • USB Connector
    • Loopbacks for GTHs, IOs, GPIOs,
  • Power
    • 12 V Input Supply Voltage
  • Dimension
    • 128 mm x 106 mm

Block Diagram

Page properties
hiddentrue
idComments

add drawIO object in Scroll Ignore section and add reference image in Scroll Only.

Note

For more information regarding how to draw a diagram, Please refer to "Diagram Drawing Guidline" .


Note

Title (not anchor) of all Scroll Title such as DrawIOs and Tables should be changed according to the Module name.

Example: TE0812 Block Diagram


Note

All created DrawIOs  should be named according to the Module name:

Example: DrawIO of TE0812 Block Diagram should be named TE0812_OV_BD



Scroll Title
anchorFigure_OV_BD
title-alignmentcenter
titleAMB0010 block diagram


Scroll Ignore

draw.io Diagram
bordertrue
diagramNameAMB0010_OV_BD
simpleViewerfalsetrue
width
linksauto
tbstyletop
diagramDisplayName
lboxtrue
diagramWidth721
revision24


Scroll Only


Main Components

Page properties
hiddentrue
idComments

Notes :

  • Picture of the PCB (top and bottom side) with labels of important components
  • Add List below


Note

For more information regarding how to add board photoes, Please refer to "Diagram Drawing Guidline" .



Scroll Title
anchorFigure_OV_MC
title-alignmentcenter
titleAMB0010 main components


Scroll Ignore

draw.io Diagram
bordertrue
diagramNameFigure_OV_MC
simpleViewerfalsetrue
width
linksauto
tbstyletop
diagramDisplayName
lboxtrue
diagramWidth1201
revision2


Scroll Only


  1. B2B Connector (ADF6), JB5, JB6
  2. Power Jack, J1
  3. Push Button, S1, S3, S4
  4. DIP Switch, S2, S5
  5. LED, D3...9
  6. Pin Header, J8, J19
  7. ESD Protection, U13
  8. Micro SD Socket, J13
  9. XMOD Connector, JB1
  10. RJ45 LAN Socket, J11
  11. USB Socket, J12

Initial Delivery State

Page properties
hiddentrue
idComments


Note

Only components like EEPROM, QSPI flash can be initialized by default at manufacture.

If there is no components which might have initial data ( possible on carrier) you must keep the table empty



Scroll Title
anchorTable_OV_IDS
title-alignmentcenter
titleInitial delivery state of programmable devices on the module

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Storage device name

Content

Notes

-

-

-


Signals, Interfaces and Pins

Page properties
hiddentrue
idComments

For subsection examples see: <Series Name> TRM Template section examples#%3CSeriesName%3ETRMTemplatesectionexamples-Signals,InterfacesandPins

Note
  • Table with all connectors and Designtor
  • List of different interfaces per connector
  • IO CNT (for FPGA IOs where functionality can be changed by customer)


Connectors

Scroll Title
anchorTable_SIP_C
title-alignmentcenter
titleBoard Connectors

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Connector TypeDesignatorInterfaceIO CNTNotes
B2BJB5HP104 SE / 48 DIFFLoopbacked.
B2BJB5MGT PL4 x MGT (RX/TX)Loopbacked.
B2BJB5MGT PL2 x MGT CLK
B2BJB5HD24 SE / 12 DIFFLoopbacked.
B2BJB6HP52 SE / 24 DIFFLoopbacked.
B2BJB6MGT PS4 x MGT (RX/TX)Not connected.
B2BJB6MGT PS2 x MGT CLK
B2BJB6HD24 SE / 12 DIFFLoopbacked.
B2BJB6MIO2 x I2C
B2BJB6MIO2 x UART
B2BJB6MIO2 x PERSTLoopbacked.
B2BJB6MIOSDIO
B2BJB6MIOJTAG
B2BJB6MIO4 x GPIOLoopbacked.
B2BJB6ETH

B2BJB6USB

RJ45J11ETH

XMODJB1JTAGJTAG
XMODJB1UARTUART
Pin HeaderJ8UARTUART
Pin HeaderJ19I2CI2C
Power JackJ1PWRPWR
SD Card SocketJ13SDIOSDIO
USB SocketJ12USBUSB



Test Points

Page properties
hiddentrue
idComments

you must fill the table below with group of Test Point which are indicated as TP in a schematic. If there is no Test Point remarked in the schematic, delet the Test Point section.

Example:

Test PointSignalB2BNotes
10PWR_PL_OKJ2-120



Scroll Title
anchorTable_SIP_TPs
title-alignmentcenter
titleTest Points Information

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Test PointSignal
Connected to
Notes1)
TP1+12.0V_input
TP2+12.0V_input
TP3V_MOD1
C2M
OUT
TP4V_MOD1
C2M
OUT
TP5Carrier_+3V3
C2M
OUT
TP6Carrier_+3V3
C2M
OUT
TP7Carrier_+1V8
C2M
OUT
TP8Carrier_+1V8
C2M
OUT
TP9Module_+3.3VConnected to JB6, U4 - IN
M2C
TP10Module_+3.3VConnected to JB6, U4 - IN
M2C
TP11Module_+1.8VConnected to JB5, JB6
M2C
- IN
TP12Module_+1.8VConnected to JB5, JB6
M2C
- IN
TP13PWR_ENJB6, S4
- PWR_EN is pulled-up in module AM0010 to 3.3 V.
TP14PWR_ENJB6, S4
- PWR_EN is pulled-up in module AM0010 to 3.3 V.
TP15Carrier_USB+5V
TP16Carrier_USB+5V
TP17PG_Carrier_+1V8Connected to U2, U3, U4, U5, U6, U7, U12
TP18PG_Carrier_+1V8Connected to U2, U3, U4, U5, U6, U7, U12
TP19Carrier_PGConnected to U3, U6, T7 (LED D5)
TP20Carrier_PGConnected to U3, U6, T7 (LED D5)
TP21PG_Carrier_USB+5VConnected to U7, U12
TP22PG_Carrier_USB+5VConnected to U7, U12
TP23PWR_GOODConnected to JB6, U4
- IN (M2C), pulled-up in module AM0010 to 3.3 V.
TP24PWR_GOODConnected to JB6, U4
- IN (M2C), pulled-up in module AM0010 to 3.3 V.
TP25USB-VBUS
TP26USB-VBUS
TP27IO_X0_D12_PConnected to JB6
TP28IO_X0_D12_PConnected to JB6
TP29M_SDAConnected to JB6
TP30M_SDAConnected to JB6
TP31M_SCLConnected to JB6
TP32M_SCLConnected to JB6
TP33RST_M2C#Connected to JB6
TP34RST_M2C#Connected to JB6
TP35U_INTConnected to JB6
TP36U_INTConnected to JB6
TP37PS_POR#Connected to JB6, S3
- PS_POR# is pulled up in module AM0010 to Carrier_+3V3 (V_IO_CFG).
TP38PS_POR#Connected to JB6, S3
- PS_POR# is pulled up in module AM0010 to Carrier_+3V3 (V_IO_CFG).
TP39PS_SRST#Connected to JB6, S1
- PS_SRST# is pulled up in module AM0010 to Carrier_+3V3 (V_IO_CFG).
TP40PS_SRST#Connected to JB6, S1
- PS_SRST# is pulled up in module AM0010 to Carrier_+3V3 (V_IO_CFG).
TP41DX_PConnected to JB6
TP42DX_PConnected to JB6
TP43DX_NConnected to JB6
TP44DX_NConnected to JB6
TP45M_INTConnected to JB6
TP46M_INTConnected to JB6

1) Direction:

    • IN: Input from the point of view of this board.
    • OUT: Output from the point of view of this board.



On-board Peripherals

Page properties
hiddentrue
idComments

Notes :

In the on-board peripheral table "chip/Interface" must be linked to the corresponding chapter or subsection by assigning advance link using: #NameOfTheSection

Example:

Chip/InterfaceDesignatorConnected ToNotes
ETH PHYU10
  • B2B connector J1
  • SoC MIO
Gigabit ETH PHY



Scroll Title
anchorTable_OBP
title-alignmentcenter
titleOn board peripherals

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Chip/InterfaceDesignatorConnected ToNotes

Oscillator

U10U11100 MHz

Clock Buffer

U11JB5

RJ45 LAN Socket

J11JB6

XMOD

JB1JB6

Pin Header

J8JB6
Pin HeaderJ19JB6

Power Jack

J1

Micro SD Card Socket

J13JB6 via U13

USB Socket

J12JB6 via L7



Page properties
hiddentrue
idComments

For example subsections see: <Series Name> TRM Template section examples#%3CSeriesName%3ETRMTemplatesectionexamples-On-boardPeripherals

Configuration and System Control Signals

Page properties
hiddentrue
idComments
  • Overview  all Controller signals, like Reset, Boote Mode, JTAG Interface(Connector or USB In case of FTDI)...
  • In case it's connected to CPLD always link to CPLD description and add not from the  current implementation here(in case it's available)


Scroll Title
anchorTable_OV_CNTRL
title-alignmentcenter
titleController signal.

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Connector
+
.Pin

Signal Name

Direction1)Description
JB6.A59V_BAT
C2M
OUTInput voltage for VCC_PSBATT 2) 3).
JB6.B58RST_M2C#
M2C
INModule reset for peripheral reset
JB6.C53DONE
M2C
IN
FPGA
Signal PS_DONE
-signal
.
JB6.C54
MODE0C2MBoot mode selection
JB6.C55MODE1C2MBoot mode selection
JB6.C56MODE2C2MBoot mode selection
/ JB6.C55 / JB6.C56 / JB6.C57
MODE3
MODE0...3OUT
C2M
Boot mode selection. Consider possible module boot modes.
JB6.C58PS_SRST#
C2M
OUTFPGA system reset 2) 3).
JB6.C59PS_POR#
bidirectional
OUTPower-on-reset status 2) 3).
JB6.D56 / JB6.D57DX_P
C2MTemperature sensing diode pinJB6.D57
/ DX_N
C2M
OUTTemperature sensing diode pin
JB6.D58PWR_EN
C2M
OUT

Power Enable


(Do not tie "PWR_EN" to VDD directly.
This signal could be tied to GND within
the AM0010 module.)

2) 3). Controlled module internally. Can be used to delay power on sequencing or disable power. Tie only to GND or leave floating.

JB6.D59PWR_GOOD
M2C
INPower good status

Legend:

C2M: Carrier to Module

M2C: Module to Carrier

Power and Power-On Sequence

J6.D51 / J6.D52 / J6.D54 / J6.D55TDI/TCK/TDO/TMSSignal-dependent

JTAG configuration and debugging interface 2) 3).
JTAG reference voltage: 3.3 V

1) Direction:

    • IN: Input from the point of view of this board.
    • OUT: Output from the point of view of this board.

2) See UG1085 for additional information.

3) Consider modules input voltage range.

Power and Power-On Sequence

Page properties
hiddentrue
idComments

Enter the default value for power supply and startup of the module here.

  • Order of power
Page properties
hiddentrue
idComments

Enter the default value for power supply and startup of the module here.

  • Order of power provided Voltages and Reset/Enable signals

Link to Schematics, for power images or more details


Power Rails

Page properties
hiddentrue
idComments

List of all Powerrails which are accessible by the customer

  • Main Power Rails and Variable Bank Power



Scroll Title
anchorTable_PWR_PR
title-alignmentcenter
titleModule power rails.

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue


Power Rail Name/ Schematic NameConnector + PinDirection1)Notes
V_MOD1

JB5.A7

C2MV_MOD1

/ JB5.A15

C2MV_MOD1

/ JB5.A47

C2M

V_MOD1

JB5.A55C2MV_MOD1

/ JB5.A55 / JB5.B5

C2MV_MOD1

/ JB5.B11

C2MV_MOD1

/ JB5.B17

C2MV_MOD1

/ JB5.B45

C2MV_MOD1

/ JB5.B51

C2MV_MOD1

/ JB5.B57

C2M

/ JB6.C5 / JB6.C11 / JB6.C17 / JB6.D7 / JB6.D15

OUT
Module_+1.8V
JB5
J5.C7
M2CModule_+1.8VJB5.C15
/ J5.C15 / J6.B7 / J6.B15IN
M2C

Carrier_+1V8JB5.D3
C2MCarrier_+1V8
/ JB5.D17
C2MCarrier_+3V3
/ JB5.
D40C2M
D43 /
JB5.D57 / JB6.A3 / JB6.A17 / JB6.A59
OUT
Carrier_+1V8JB5.D43C2M

Carrier_+
1V8
3V3JB5.
D57C2MCarrier_+1V8JB6.A3C2MCarrier_+1V8JB6.A17C2MCarrier_+1V8JB6.A59C2MModule_+1.8VJB6.B7M2CModule_+1.8VJB6.B15M2CCarrier_+3V3JB6.B35C2MModule_+3.3VJB6.B59M2CV_MOD1JB6.C5C2MV_MOD1JB6.C11C2MV_MOD1JB6.C17C2MCarrier_+3V3JB6.C52C2MV_MOD1JB6.D7C2MV_MOD1JB6.D15C2MCarrier_+3V3JB1.5C2MCarrier_+3V3JB1.6C2MCarrier_+3V3J8.1C2MCarrier_+3V3J19.1C2M+12.0V_inputJ1.12M

Legend:

C2M: Carrier to Module

  2M: to Module

D40 / JB6.B35 / JB6.C52 / JB1.5 / JB1.6 / J8.1 / J19.1OUT
Module_+3.3VJB6.B59IN
+12.0V_inputJ1.1IN

1) Direction:

    • IN: Input from the point of view of this board.
    • OUT: Output from the point of view of this board.



Recommended Power up Sequencing (preliminary)

Page properties
hiddentrue
idComments

List baseboard design hints for final baseboard development.


Scroll Title
anchorTable_BB_DH
title-alignmentcenter
titleBaseboard Design Hints

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue


SequenceNet nameRecommended Voltage RangePull-up/downDescriptionNotes
0---Configuration signal setup.See Configuration and System Control Signals.
1 1)V_BAT3.3 V-Battery connection.Battery Power Domain usage. When not used, tie to GND.
2V_MOD112 V-Main Power supply.

Main module power supply. 3 A recommended. Power consumption depends mainly on design and cooling solution.

3 1)PWR_EN-

PU 2), 3.3 V

Power release.

Controlled module internally. Can be used to delay power on sequencing or disable power. Tie only to GND or leave floating.

4PWR_GOOD-

PU 2), 3.3 V

Power good status.Module power on sequencing finished. Periphery and variable bank voltages can be enabled on carrier.
5 1)3.3V / 1.8V--

Module generated output voltages.

Voltages are available after PWR_GOOD deassertion.

These voltages can be used

  • to supply bank voltages,
  • to supply periphery and/or
  • as power good signal to enable external power regulators.

Important: Consider maximum power consumption.

5

V_IO_W01 / V_IO_W45 / V_IO_X01 / V_IO_W3 /  V_IO_X3 / V_IO_CFG

3)-Module bank voltages.Enable bank voltages after PWR_GOOD deassertion.
6 1)---Reset handling.

RST_M2C# delivers external periphery reset. See Configuration and System Control Signals.

1) (optional)

2) (on module)

3) See DS925 for additional information.M2C: Module to Carrier

Board to Board Connectors

Page properties
hiddentrue
idComments
  • This section is optional and only for modules.
  • use "include page" macro and link to the general B2B connector page of the module series,

    For example: 6 x 6 SoM LSHM B2B Connectors

    Include Page
    PD:6 x 6 SoM LSHM B2B ConnectorsPD:
    6 x 6 SoM LSHM B2B Connectors

Include Page
Andromeda ADM6/ADF6 B2B Connectors
Andromeda ADM6/ADF6 B2B Connectors

Technical Specifications

Page properties
hiddentrue
idComments

List of all Powerrails which are accessible by the customer

  • Main Power Rails and Variable Bank Power add boarder one time maximum Rating (Board will damaged)

Absolute Maximum Ratings

13.0
Scroll Title
anchorTable_TS_AMR
title-alignmentcenter
titlePS absolute Absolute maximum ratings

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Power Rail Name/ Schematic NameDescriptionMinMaxUnit
+12.0V_inputPower Supply11.013.0V
Module_+3.3VInput from Module3.3153.465V
Module_+1.8VInput from Module1.711.89
+12.0V_inputPower Supply11.0
V


Recommended Operating Conditions

This TRM is generic for all variants. Temperature range can be differ depending on the assembly version.  Voltage range is mostly the same during variants (exceptions are possible, depending on custom request)

Operating temperature range depends also on customer design and cooling solution. Please contact us for options.

  • Variants of modules are described here: Article Number Information
  • Modules with commercial temperature grade are equipped with components that cover at least the range of 0°C to 75°C
  • Modules with extended temperature grade are equipped with components that cover at least the range of 0°C to 85°C
  • Modules with industrial temperature grade are equipped with components that cover at least the range of -40°C to 85°C
  • The actual operating temperature range will depend on the FPGA / SoC design / usage and cooling and other variables.


Scroll Title
anchorTable_TS_ROC
title-alignmentcenter
titleRecommended operating conditions.

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Power Rail Name/ Schematic NameMinTypicalMaxUnitsReference Document
+12.0V_input11.012.013.0VSee LTC4365ITS8 datasheets.
Module_+3.3V3.3153.33.465V
Module_+1.8V1.711.81.89V


Physical Dimensions

  • Module size: 128 mm × 106 mm.  Please download the assembly diagram for exact numbers.

  • Mating height with standard connectors: 5 mm.

PCB thickness: 1.6 mm.

Page properties
hiddentrue
idComments

In 'Physical Dimension' section, top and bottom view of module must be inserted, information regarding physical dimensions can be obtained through webpage for product in Shop.Trenz, (Download> Documents> Assembly part) for every SoM.

For Example: for Module TE0728, Physical Dimension information can be captured by snipping tools from the link below:

https://www.trenz-electronic.de/fileadmin/docs/Trenz_Electronic/Modules_and_Module_Carriers/5.2x7.6/TE0745/REV02/Documents/AD-TE0745-02-30-1I.PDF

Note

For more information regarding how to draw diagram, Please refer to "Diagram Drawing Guidline" .



Scroll Title
anchorFigure_TS_PD
title-alignmentcenter
titlePhysical Dimension


Scroll Ignore

draw.io Diagram
bordertrue
diagramNameFigure_TS_PD
simpleViewerfalsetrue
width
linksauto
tbstyletop
diagramDisplayName
lboxtrue
diagramWidth1060
revision2


Scroll Only
scroll-pdftrue
scroll-officetrue
scroll-chmtrue
scroll-docbooktrue
scroll-eclipsehelptrue
scroll-epubtrue
scroll-htmltrue


Currently Offered Variants 

Page properties
hiddentrue
idComments

Set correct link to the shop page overview table of the product on English and German.

Example for TE0706:

    ENG Page: https://shop.trenz-electronic.de/en/search?sSearch=TE0706

    DEU Page: https://shop.trenz-electronic.de/de/search?sSearch=TE0706


Scroll Title
anchorTable_VCP_SO
title-alignmentcenter
titleTrenz Electronic Shop Overview

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Trenz shop AMB0010 overview page
English pageGerman page


Revision History

Hardware Revision History

Page properties
hiddentrue
idComments

Set correct links to download  Carrier, e.g. TE0706 REV02:

  TE0706-02  ->   https://shop.trenz-electronic.de/Download/?path=Trenz_Electronic/Modules_and_Module_Carriers/4x5/4x5_Carriers/TE0706/REV02/Documents

Note:

  • Date format:  YYYY-MM-DD
  • Example: 

    DateRevisionChangesDocumentation Link
    2020-11-25REV02
    • Resistors R14 and R15 was replaced by 953R (was 5K1)
    • Resistor R5 was replaced by 5K1, R8 by 953R (was 9K09 and 1K69 respectively)
    REV02



Scroll Title
anchorFigure_RV_HRN
title-alignmentcenter
titleBoard hardware revision number.


Scroll Ignore

draw.io Diagram
bordertrue
diagramNameFigure_RV_HRN
simpleViewerfalsetrue
width
linksauto
tbstyletop
diagramDisplayName
lboxtrue
diagramWidth246
revision1


Scroll Only



Scroll Title
anchorTable_RH_HRH
title-alignmentcenter
titleHardware Revision History

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

DateRevisionChangesDocumentation Link
-REV01Initial Revision


Hardware revision number can be found on the PCB board together with the module model number separated by the dash.

Document Change History

Page properties
hiddentrue
idComments
  • Note this list must be only updated, if the document is online on public doc!
  • It's semi automatically, so do following
    • Add new row below first

    • Copy "Page Information Macro (date)" Macro-Preview, Metadata Version number, Author Name and description to the empty row. Important Revision number must be the same as the Wiki document revision number Update Metadata = "Page Information Macro (current-version)" Preview+1 and add Author and change description. --> this point is will be deleted on newer pdf export template

    • Metadata is only used of compatibility of older exports


Scroll Title
anchorTable_RH_DCH
title-alignmentcenter
titleDocument change history.

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

DateRevisionContributorDescription

Page info
infoTypeModified date
dateFormatyyyy-MM-dd
typeFlat

Page info
infoTypeCurrent version
prefixv.
typeFlat
showVersionsfalse

Page info
infoTypeModified by
typeFlat
showVersionsfalse

  • <add TRM change list here>Initial Document

--

all

Page info
infoTypeModified users
typeFlat
showVersionsfalse

  • --


Disclaimer

Include Page
IN:Legal Notices
IN:Legal Notices



Scroll Only


HTML
<style>
.wiki-content .columnLayout .cell.aside {
width: 0%;
}</style>



Scroll pdf ignore


Custom_fix_page_content

Table of contents

Table of Contents
outlinetrue