Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.


Page properties
hiddentrue
idComments

Design Name is always "TE Series Name" + Design name, for example "TE0720 Test Board"


DateVersionChangesAuthor
2023-12-143.1.17
  • updated according to Vivado 2023.2
ma
2023-06-133.1.16
  • Design flow:
    • added alternative programming files in Petalinux
  • added chapter FSBL Patch in Software Design - Petalinux
ma
2023-06-013.1.15
  • removed u-boot.dtb from Design flow
ma
2023-06-013.1.14
  • expandable lists for revision history and supported hardware
wh
2023-05-253.1.13
  • updated according to Vivado 2022.2
ma
2023-02-083.1.12
  • removed content of
    • Special FSBL for QSPI programming
ma
2022-08-243.1.11
  • Modification from link "available short link"
ma
2022-01-253.1.10
  • removed u-boot.dtb from QSPI-Boot mode and SD-Boot mode. Is implemented in BOOT.bin
  • corrected Boot Source File in Boot Script-File
ma
2022-01-143.1.9
  • extended notes for microblaze boot process with linux
  • add u.boot.dtb to petalinux notes
  • add dtb to prebuilt content
  • replace 20.2 with 21.2
jh
2021-06-283.1.8
  • added boot process for Microblaze
  • minor typos, formatting
ma
2021-06-013.1.7
  • carrier reference note
jh
2021-05-043.1.6
  • removed zynq_ from zynq_fsbl
ma
2021-04-283.1.5
  • added macro "Scroll ignore" for suppression of horizontal dividing lines during .pdf-export
  • minor typos, formatting
ma
2021-04-273.1.4
  • Version History
    • changed from list to table
  • Design flow
    • removed step 5 from Design flow
    • changed link from TE Board Part Files to Vivado Board Part Flow
    • changed cmd shell from picture to codeblock
    • added hidden template for "Copy PetaLinux build image files", depending from hardware
    • added hidden template for "Power on PCB", depending from hardware
  • Usage update of boot process
  • Requirements - Hardware
    • added "*used as reference" for hardware requirements
  • all
    • placed a horizontal separation line under each chapter heading
    • changed title-alignment for tables from left to center
  • all tables
    • added "<project folder>\board_files" in Vivado design sources
ma

3.1.3
  • Design Flow
    • formatting
  • Launch
    • formatting
ma

3.1.2
  • minor typing corrections
  • replaced SDK by Vitis
  • changed from / to \ for windows paths
  • replaced <design name> by <project folder>
  • added "" for path names
  • added boot.src description
  • added USB for programming
ma

3.1.1
  • swapped order from prebuilt files
  • minor typing corrections
  • removed Win OS path length from Design flow, added as caution in Design flow
ma

3.1
  • Fix problem with pdf export and side scroll bar
  • update 19.2 to 20.2
  • add prebuilt content option


3.0
  • add fix table of content
  • add table size as macro
  • removed page initial creator


Custom_table_size_100

Page properties
hiddentrue
idComments

Important General Note:

  • Export PDF to download, if vivado revision is changed!

  • Designate all graphics and pictures with a number and a description, Use "Scroll Title" macro

    • Use "Scroll Title" macro for pictures and table labels. Figure number must be set manually at the moment (automatically enumeration is planned by scrollPDF)
      • Figure template (note: inner scroll ignore/only only with drawIO object):

        Scroll Title
        anchorFigure_xyz
        titleText


        Scroll Ignore

        Create DrawIO object here: Attention if you copy from other page, use


        Scroll Only

        image link to the generate DrawIO PNG file of this page. This is a workaround until scroll pdf export bug is fixed



      • Table template:

        • Layout macro can be use for landscape of large tables
        • Set column width manually (can be used for small tables to fit over whole page) or leave empty (automatically)

      • Scroll Title
        anchorTable_xyz
        titleText

        Scroll Table Layout
        orientationportrait
        sortDirectionASC
        repeatTableHeadersdefault
        style
        widths
        sortByColumn1
        sortEnabledfalse
        cellHighlightingtrue

        ExampleComment
        12



  • ...

Overview

Scroll Ignore
scroll-pdftrue
scroll-officetrue
scroll-chmtrue
scroll-docbooktrue
scroll-eclipsehelptrue
scroll-epubtrue
scroll-htmltrue


Page properties
hiddentrue
idComments

Notes :

  • short description of the design

  • Short Link of "Scroll only" macro:

Linux with basic periphery of TE0818 StarterKit (TEBF0818 Carrier).

Refer to http://trenz.org/te0813-info for the current online version of this manual and other available documentation.

Key Features

Page properties
hiddentrue
idComments

Notes :

  • Add basic key futures, which can be tested with the design


Excerpt
  • Vitis/Vivado 20222023.2
  • TEBF0818
  • PetaLinux
  • USB
  • ETH
  • MAC from EEPROM
  • PCIe
  • SATA
  • SD
  • I2C
  • RGPIO
  • Display Port (DP)
  • user LED access
  • Modified FSBL for Si5338 programming/ petalinux patch

Revision History

Page properties
hiddentrue
idComments

Notes :

  • add every update file on the download
  • add design changes on description
Expand
titleExpand List
Scroll Title
anchorTable_DRH
title-alignmentcenter
titleDesign Revision History

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Date

Vivado

Project Built

Authors

Description

20232024-06-211320222023.2TE0813-StarterKit_noprebuilt-vivado_20222023.2-build_24_2023062111015720240613153350.zip
TE0813-StarterKit_noprebuilt-vivado_20222023.2-build_24_2023062111015720240613153350.zip
John HartfielManuela Strücker
  • update Vivado 2022.2
  • new variants
  • script update
  • petalinux
  • bugfix board files for eMMC
  • update board files
2024-03-012023.22022-10-202021.2.1TE0813-StarterKit_noprebuilt-vivado_20212023.2-build_194_2022102011273920240301165553.zip
TE0813-StarterKit_noprebuilt-vivado_20212023.2-build_194_2022102011273920240301165553.zip
Manuela Strücker
  • update Vivado 20212023.2.1 release
  • new variants
  • script update
2023-09-2620222021-11-162020.2TE0813-StarterKit_noprebuilt-vivado_20202022.2-build_9_2021111607380020230926112756.zip
TE0813-StarterKit_noprebuilt-vivado_20202022.2-build_9_20211116073742_20230926112756.zip
Manuela Strücker
  • new variants
2023-06-212022.2TE0813-StarterKit_noprebuilt-vivado_2022.2-build_2_20230621110157.zip
TE0813-StarterKit-vivado_2022.2-build_2_20230621110157.zip
John Hartfiel
  • update Vivado 2022.2
  • new variants
  • script update
20212022-10-282020202021.2.1TE0813-StarterKit_noprebuilt-vivado_20202021.2-build_819_2021102814254220221020112739.zip
TE0813-StarterKit_noprebuilt-vivado_20202021.2-build_819_2021102814261420221020112739.zip
Manuela Strücker
  • initial Vivado 2021.2.1 release

Release Notes and Know Issues

Page properties
hiddentrue
idComments
Notes :
  • add known Design issues and general notes for the current revision
  • do not delete known issue, add fixed version time stamp if issue fixed
  • new variants
  • script update
2021-11-162020.2TE0813-StarterKit_noprebuilt-vivado_2020.2-build_9_20211116073800.zip
TE0813-StarterKit-vivado_2020.2-build_9_20211116073742.zip
John Hartfiel
  • new variants
2021-10-282020.2TE0813-StarterKit-vivado_2020.2-build_8_20211028142542.zip
TE0813-StarterKit_noprebuilt-vivado_2020.2-build_8_20211028142614.zip
Manuela Strücker
  • initial release



Release Notes and Know Issues

Page properties
hiddentrue
idComments
Notes :
  • add known Design issues and general notes for the current revision
  • do not delete known issue, add fixed version time stamp if issue fixed


Scroll Title
anchorTable_KI
title-alignmentcenter
titleKnown Issues

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

IssuesDescriptionWorkaround/SolutionTo be fixed version
Xilinx SoftwareBugfix ZynqMP with eMMC
  • changed SD0__PERIPHERAL__IO" value="MIO 13 .. 22"
  • added SD0__DATA_TRANSFER_MODE" value="8Bit"
Solved
with 20240613 update
Xilinx SoftwareIncompatibility of board
Scroll Title
anchorTable_KI
title-alignmentcenter
titleKnown Issues
Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
stylewidths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue
Incompatibility of board
IssuesDescriptionWorkaround/SolutionTo be fixed version
Xilinx Software files for ZynqMP with eMMC activated between 2021.2 and 2021.2.1 patch, see Xilinx Forum Requestuse corresponding board files for the Vivado versions--
QSPI FlashProgramming QSPI flash fails sometimesuse Vivado 2019.2 for programming--


Requirements

Software

Page properties
hiddentrue
idComments

Notes :

  • list of software which was used to generate the design


Scroll Title
anchorTable_SW
title-alignmentcenter
titleSoftware

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

SoftwareVersionNote
Vitis20212023.2.1needed, Vivado is included into Vitis installation
PetaLinux20212023.2.1needed
SI ClockBuilder Pro---optional


Hardware

Page properties
hiddentrue
idComments

Notes :

  • list of hardware which was used to generate the design
  • mark the module and carrier board, which was used tested with an *

Basic description of TE Board Part Files is available on TE Board Part Files.

Complete List is available on "<project folder>\board_files\*_board_files.csv"

Design supports following modules:

Expand
titleExpand List
Scroll Title
anchorTable_HWM
title-alignmentcenter
titleHardware Modules

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Module ModelBoard Part Short NamePCB Revision SupportDDRQSPI FlashEMMCOthersNotes
TE0813-01-4BE112AE11-A4eg2cg_1e_2gbREV012GB128MBNANANA
TE0813-01-2AE11-AAZ2cg_1e_2gbREV012GB128MBNANANA
TE0813-01-2BE112AE11-AKZ2eg2cg_1e_2gbREV012GB128MBNANANA
TE0813-01-3AE112BE11-A3cg2eg_1e_2gbREV012GB128MBNANANA
TE0813-01-4AE113AE11-A4cg3cg_1e_2gbREV012GB128MBNANANA
TE0813-01-5DE113BE11-A5ev3eg_1e_2gbREV012GB128MBNANANA
TE0813-01-3BE114AE11-A3eg4cg_1e_2gbREV012GB128MBNANANA
TE0813-01-4DE114BE11-A4ev4eg_1e_2gbREV012GB128MBNANANA
TE0813-01-4DE114BE11-AZ4ev4eg_1e_2gbREV012GB128MBNANANA
TE0813-01-4BE71-A4eg_1e_4gbREV014GB128MBNANANA
TE0813-01-4BE114BE71-AZ4eg_1e_2gb4gbREV012GB4GB128MBNANANA
TE0813-01-4BE81-A4eg_1e_4gbREV014GB128MBNANANA
TE0813-01-4BE81-AZ4eg_1e_4gbREV014GB128MBNANANA
TE0813-01-2AE114DE11-AZA2cg4ev_1e_2gbREV012GB128MBNANANA
TE0813-01-2AE114DE11-KZAZ2cg4ev_1e_2gbREV012GB128MBNANANA
TE0813-01-4BE715DE11-AZA4eg5ev_1e_4gb2gbREV014GB2GB128MBNANANA
TE0813-01-S0032cg_1e_2gbREV012GB128MBNANAwithout PLL

*used as reference

Note: Design contains also Board Part Files for TE0818 only configuration, this board part files are not used for this reference design.

Design supports following carriers:

Scroll Title
anchorTable_HWC
title-alignmentcenter
titleHardware Carrier
Scroll Table LayoutorientationportraitsortDirectionASCrepeatTableHeadersdefaultstylewidthssortByColumn1sortEnabledfalsecellHighlightingtrueCarrier ModelNotesTEBF0818*Used as reference carrier.

*used as reference

Additional HW Requirements:

Scroll Title
anchorTable_AHW
title-alignmentcenter
titleAdditional Hardware
Scroll Table LayoutorientationportraitsortDirectionASCrepeatTableHeadersdefaultstylewidthssortByColumn1sortEnabledfalsecellHighlightingtrueAdditional HardwareNotesDP Monitor

Optional HW
Not all monitors are supported, also Adapter to other Standard can make trouble.
Design was tested with DELL P2421

USB KeyboardOptional HW
Can be used to get access to console which is show on DPUSB StickOptional HW
USB was tested with USB memory stickSATA DiskOptional HWPCIe CardOptional HWETH cableOptional HW
Ethernet works with DHCP, but can be setup also manuallySD cardwith fat32 partition
TE0813-02-2AE81-A2cg_1e_4gbREV024GB128MBNANANA
TE0813-02-2AE81-AK2cg_1e_4gbREV024GB128MBNANANA
TE0813-02-2BE81-A2eg_1e_4gbREV024GB128MBNANANA
TE0813-02-3AE81-A3cg_1e_4gbREV024GB128MBNANANA
TE0813-02-3BE81-A3eg_1e_4gbREV024GB128MBNANANA
TE0813-02-4AE81-A4cg_1e_4gbREV024GB128MBNANANA
TE0813-02-4BE71-A4eg_1e_4gbREV024GB128MBNANANA
TE0813-02-4BE81-A4eg_1e_4gbREV024GB128MBNANANA
TE0813-02-4DE81-A4ev_1e_4gbREV024GB128MBNANANA
TE0813-02-5DE81-A5ev_1e_4gbREV024GB128MBNANANA
TE0813-02-5DI81-A5ev_1i_4gbREV024GB128MBNANANA
TE0813-02-S0014eg_1i_8gbREV028GB128MBNANANA

*used as reference

Note: Design contains also Board Part Files for TE0818 only configuration, this board part files are not used for this reference design.

Design supports following carriers:

Content

Page properties
hiddentrue
idComments

Notes :

  • content of the zip file

For general structure and usage of the reference design, see Project Delivery - Xilinx devices

Design Sources

Scroll Title
anchorTable_DSHWC
title-alignmentcenter
titleDesign sourcesHardware Carrier

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

TypeLocationCarrier ModelNotes
Vivado<project folder>\block_design
<project folder>\constraints
<project folder>\ip_lib
<project folder>\board_files
Vivado Project will be generated by TE Scripts
Vitis<project folder>\sw_libAdditional Software Template for Vitis and apps_list.csv with settings automatically for Vitis app generation
PetaLinux<project folder>\os\petalinuxPetaLinux template with current configuration
Additional Sources
TEBF0818*Used as reference carrier.

*used as reference

Additional HW Requirements:

Scroll Title
anchorTable_ADSAHW
title-alignmentcenter
titleAdditional design sourcesHardware

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

TypeAdditional HardwareLocationNotesNotes
DP Monitor
SI5338<project folder>\misc\PLL\Si5338_BSI5338 Project with current PLL Configuration
init.sh<project folder>\misc\sdAdditional Initialization Script for Linux

Prebuilt

Optional HW
Not all monitors are supported, also Adapter to other Standard can make trouble.
Design was tested with DELL P2421

USB KeyboardOptional HW
Can be used to get access to console which is show on DP
USB StickOptional HW
USB was tested with USB memory stick
SATA DiskOptional HW
PCIe CardOptional HW
ETH cableOptional HW
Ethernet works with DHCP, but can be setup also manually
SD cardwith fat32 partition


Content

Page properties
hiddentrue
idComments

Notes :

  • content of the zip file

For general structure and usage of the reference design, see Project Delivery - AMD devices

Design Sources

Notes :

  • prebuilt files
  • Template Table:Table_PFPrebuilt files

    Scroll Title
    anchorTable_DS
    Page properties
    hiddentrue
    idComments
    Scroll Title
    anchor
    title-alignmentcenter
    title
    Design sources

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault

    style

    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    File
    Type
    File-Extension
    Location
    Description
    Notes
    Vivado<project folder>\block_design
    <project folder>\constraints
    <project folder>\ip_lib
    <project folder>\board_files
    Vivado Project will be generated by TE Scripts
    Vitis<project folder>\sw_libAdditional Software Template for Vitis and apps_list.csv with settings automatically for Vitis app generation
    PetaLinux<project folder>\os\petalinuxPetaLinux template with current configuration



    Additional Sources

    Scroll Title
    anchorTable_ADS
    title-alignmentcenter
    titleAdditional design sources

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    TypeLocationNotes
    SI5338<project folder>\misc\PLL\Si5338_BSI5338 Project with current PLL Configuration
    init.sh<project folder>\misc\sdAdditional Initialization Script for Linux



    Prebuilt

    Converted Software Application for MicroBlaze Processor Systems

  • Page properties
    hiddentrue
    idComments

    Notes :

    • prebuilt files
    • Template Table:
      BIF-File*.bifFile with description to generate Bin-File
      BIN-File*.binFlash Configuration File with Boot-Image (Zynq-FPGAs)
      BIT-File*.bitFPGA (PL Part) Configuration File
      Boot Script-File*.scr

      Distro Boot Script file

      DebugProbes-File*.ltxDefinition File for Vivado/Vivado Labtools Debugging Interface

      Debian SD-Image

      *.img

      Debian Image for SD-Card

      Diverse Reports---Report files in different formats
      Device Tree*.dtsDevice tree (2 possible, one for u-boot and one for linux)
      Hardware-Platform-Description-File*.xsaExported Vivado hardware description file for Vitis and PetaLinux
      LabTools Project-File*.lprVivado Labtools Project File

      MCS-File

      *.mcs

      Flash Configuration File with Boot-Image (MicroBlaze or FPGA part only)

      MMI-File

      *.mmi

      File with BRAM-Location to generate MCS or BIT-File with *.elf content (MicroBlaze only)

      OS-Image*.ubImage with Linux Kernel (On Petalinux optional with Devicetree and RAM-Disk)
      Software-Application-File*.elfSoftware Application for Zynq or MicroBlaze Processor Systems

      SREC-File

      *.srec

      Scroll Title
      anchorTable_PF
      title-alignmentcenter
      titlePrebuilt files
      (only on ZIP with prebult content)
        • Scroll Table Layout
          orientationportrait
          sortDirectionASC
          repeatTableHeadersdefault
          style
          widths
          sortByColumn1
          sortEnabledfalse
          cellHighlightingtrue

          File

          File-Extension

          Description

          BIF-File*.bifFile with description to generate Bin-File
          BIN-File*.binFlash Configuration File with Boot-Image (Zynq-FPGAs)
          BIT-File*.bitFPGA (PL Part) Configuration File
          Boot Script-File*.scr

          Distro Boot Script file

          DebugProbes-File*.ltxDefinition File for Vivado/Vivado Labtools Debugging Interface

          Debian SD-Image

          *.img

          Debian Image for SD-Card

          Diverse Reports---Report files in different formats
          Device Tree*.dtsDevice tree (2 possible, one for u-boot and one for linux)
          Hardware-Platform-Description-File*.xsaExported Vivado hardware description file for Vitis and PetaLinux
          LabTools Project-File*.lprVivado Labtools Project File

          MCS-File

          *.mcs

          Flash Configuration File with Boot-Image (MicroBlaze or FPGA part only)

          MMI-File

          *.mmi

          File with BRAM-Location to generate MCS or BIT-File with *.elf content (MicroBlaze only)

          OS-Image*.ubImage with Linux Kernel (On Petalinux optional with Devicetree and RAM-Disk)
          Software-Application-File*.elfSoftware Application for Zynq or MicroBlaze Processor Systems

      Download

      Reference Design is only usable with the specified Vivado/Vitis/PetaLinux version. Do never use different Versions of Xilinx Software for the same Project.

      Page properties
      hiddentrue
      idComments

      Reference Design is available on:

      Design Flow

      Scroll Ignore
      scroll-pdftrue
      scroll-officetrue
      scroll-chmtrue
      scroll-docbooktrue
      scroll-eclipsehelptrue
      scroll-epubtrue
      scroll-htmltrue
        • SREC-File

          *.srec

          Converted Software Application for MicroBlaze Processor Systems





      Scroll Title
      anchorTable_PF
      title-alignmentcenter
      titlePrebuilt files (only on ZIP with prebult content)

      Scroll Table Layout
      orientationportrait
      sortDirectionASC
      repeatTableHeadersdefault
      style
      widths
      sortByColumn1
      sortEnabledfalse
      cellHighlightingtrue

      File

      File-Extension

      Description

      BIF-File*.bifFile with description to generate Bin-File
      BIN-File*.binFlash Configuration File with Boot-Image (Zynq-FPGAs)
      BIT-File*.bitFPGA (PL Part) Configuration File
      Boot Script-File*.scr

      Distro Boot Script file

      DebugProbes-File*.ltxDefinition File for Vivado/Vivado Labtools Debugging Interface
      Diverse Reports---Report files in different formats
      Device Tree*.dtsDevice tree (2 possible, one for u-boot and one for linux)
      Hardware-Platform-Description-File*.xsaExported Vivado hardware description file for Vitis and PetaLinux
      LabTools Project-File*.lprVivado Labtools Project File
      OS-Image*.ubImage with Linux Kernel (On Petalinux optional with Devicetree and RAM-Disk)
      Software-Application-File*.elfSoftware Application for Zynq or MicroBlaze Processor Systems


      Download

      Reference Design is only usable with the specified Vivado/Vitis/PetaLinux version. Do never use different Versions of Xilinx Software for the same Project.

      Page properties
      hiddentrue
      idComments

      Reference Design is available on:

      Design Flow

      Scroll Ignore
      scroll-pdftrue
      scroll-officetrue
      scroll-chmtrue
      scroll-docbooktrue
      scroll-eclipsehelptrue
      scroll-epubtrue
      scroll-htmltrue


      Page properties
      hiddentrue
      idComments
      Notes :
      • Basic Design Steps

      • Add/ Remove project specific description


      Note

      Reference Design is available with and without prebuilt files. It's recommended to use TE prebuilt files for first launch.

      Trenz Electronic provides a tcl based built environment based on Xilinx Design Flow.

      See also:

      The Trenz Electronic FPGA Reference Designs are TCL-script based project. Command files for execution will be generated with "_create_win_setup.cmd" on Windows OS and "_create_linux_setup.sh" on Linux OS.

      TE Scripts are only needed to generate the vivado project, all other additional steps are optional and can also executed by Xilinx Vivado/Vitis GUI. For currently Scripts limitations on Win and Linux OS see: Project Delivery Currently limitations of functionality

      Note

      Caution! Win OS has a 260 character limit for path lengths which can affect the Vivado tools. To avoid this issue, use Virtual Drive or the shortest possible names and directory locations for the reference design (for example "x:\<project folder>")

      1. Run _create_win_setup.cmd/_create_linux_setup.sh and follow instructions on shell:

        Code Block
        languagebash
        themeMidnight
        title_create_win_setup.cmd/_create_linux_setup.sh
        ---
      Page properties
      hiddentrue
      idComments
      Notes :
      • Basic Design Steps

      • Add/ Remove project specific description

      Note

      Reference Design is available with and without prebuilt files. It's recommended to use TE prebuilt files for first launch.

      Trenz Electronic provides a tcl based built environment based on Xilinx Design Flow.

      See also:

      The Trenz Electronic FPGA Reference Designs are TCL-script based project. Command files for execution will be generated with "_create_win_setup.cmd" on Windows OS and "_create_linux_setup.sh" on Linux OS.

      TE Scripts are only needed to generate the vivado project, all other additional steps are optional and can also executed by Xilinx Vivado/Vitis GUI. For currently Scripts limitations on Win and Linux OS see: Project Delivery Currently limitations of functionality

      Note

      Caution! Win OS has a 260 character limit for path lengths which can affect the Vivado tools. To avoid this issue, use Virtual Drive or the shortest possible names and directory locations for the reference design (for example "x:\<project folder>")

      1. Run _create_win_setup.cmd/_create_linux_setup.sh and follow instructions on shell:

        Code Block
        languagebash
        themeMidnight
        title_create_win_setup.cmd/_create_linux_setup.sh
        ------------------------Set design paths----------------------------
        -- Run Design with: _create_win_setup
        -- Use Design Path: <absolute project path>
        --------------------------------------------------------------------
        -------------------------TE Reference Design---------------------Set design paths------
        ----------------------
        -- Run Design with: _create_win_setup
        -- Use Design Path: <absolute project path>
        ----------------------------------------------
        -- (0)  Module selection guide, project creation...prebuilt export...
        -- (1)  Create minimum setup of CMD-Files and exit Batch
        -- (2)  Create maximum setup of CMD-Files and exit Batch
        -- (3)  (internal only) Dev
        -- (4)  (internal only) Prod
        -- (c)  Go to CMD-File Generation (Manual setup)
        -- (d)  Go to Documentation (Web Documentation)
        -- (g)  Install Board Files from Xilinx Board Store (beta)
        -- (a)  Start design with unsupported Vivado Version (beta)
        -- (x)  Exit Batch (nothing is done!)
        ----
        Select (ex.:'0' for module selection guide)
      2. Press 0 and enter to start "Module Selection Guide"
      3. Createproject and follow instructions of the product selection guide, settings file will be configured automatically during this process.

        optional for manual changes: Select correct device and Xilinx install path on "design_basic_settings.cmd" and create Vivado project with "vivado_create_project_guimode.cmd"

        Note

        Note: Select correct one, see also Vivado Board Part Flow

        • Important: Use Board Part Files, which ends with *_tebf0818

        Create hardware description file (.xsa file) for PetaLinux project and export to prebuilt folder

        Code Block
        languagepy
        themeMidnight
        titlerun on Vivado TCL (Script generates design and export files into "<project folder>\prebuilt\hardware\<short name>")
        TE::hw_build_design -export_prebuilt
        Info

        Using Vivado GUI is the same, except file export to prebuilt folder.

      4. Create and configure your PetaLinux project with exported .xsa-file, see PetaLinux KICKstart
        • use TE Template from "<project folder>\os\petalinux"
        • use exported .xsa file from "<project folder>\prebuilt\hardware\<short name>" . Note: HW Export from Vivado GUI creates another path as default workspace.

        • The build images are located in the "<plnx-proj-root>/images/linux" directory

      5. Configure the boot.scr file as needed, see Distro Boot with Boot.scr

      6. Copy PetaLinux build image files to prebuilt folder

        copy u-boot.elf, bl31.elf, image.ub and boot.scr from "<plnx-proj-root>/images/linux" to prebuilt folder

        Info

        "<project folder>\prebuilt\os\petalinux\<ddr size>" or "<project folder>\prebuilt\os\petalinux\<short name>"

        Generate Programming Files with Vitis

        Code Block
        languagepy
        themeMidnight
        titlerun on Vivado TCL (Script generates applications and bootable files, which are defined in "test_board\sw_lib\apps_list.csv")
        TE::sw_run_vitis -all
        TE::sw_run_vitis (optional; Start Vitis from Vivado GUI or start with TE Scripts on Vivado TCL)
        Note

        TCL scripts generate also platform project, this must be done manually in case GUI is used. See Vitis

      Launch

      Scroll Ignore
      scroll-pdftrue
      scroll-officetrue
      scroll-chmtrue
      scroll-docbooktrue
      scroll-eclipsehelptrue
      scroll-epubtrue
      scroll-htmltrue
      Page properties
      hiddentrue
      idComments

      Note:

      • Programming and Startup procedure

      Programming

      Note

      Check Module and Carrier TRMs for proper HW configuration before you try any design.

      Reference Design is also available with prebuilt files. It's recommended to use TE prebuilt files for first launch.

      Xilinx documentation for programming and debugging: Vivado/Vitis/SDSoC-Xilinx Software Programming and Debugging

      Get prebuilt boot binaries

    • Run _create_win_setup.cmd/_create_linux_setup.sh and follow instructions on shell
      1. ----------------------
        -------------------------TE Reference Design---------------------------
        --------------------------------------------------------------------
        -- (0)  Module selection guide, project creation...prebuilt export...
        -- (1)  Create minimum setup of CMD-Files and exit Batch
        -- (2)  Create maximum setup of CMD-Files and exit Batch
        -- (3)  (internal only) Dev
        -- (4)  (internal only) Prod
        -- (c)  Go to CMD-File Generation (Manual setup)
        -- (d)  Go to Documentation (Web Documentation)
        -- (g)  Install Board Files from Xilinx Board Store (beta)
        -- (a)  Start design with unsupported Vivado Version (beta)
        -- (x)  Exit Batch (nothing is done!)
        ----
        Select (ex.:'0' for module selection guide)


      2. Press 0 and enter to start "Module Selection Guide"
      3. Createproject and follow instructions of the product selection guide, settings file will be configured automatically during this process.
        • optional for manual changes: Select correct device and Xilinx install path on "design_basic_settings.cmd" and create Vivado project with "vivado_create_project_guimode.cmd"

          Note

          Note: Select correct one, see also Vivado Board Part Flow

          • Important: Use Board Part Files, which ends with *_tebf0818


      4. Create hardware description file (.xsa file) for PetaLinux project and export to prebuilt folder

        Code Block
        languagepy
        themeMidnight
        titlerun on Vivado TCL (Script generates design and export files into "<project folder>\prebuilt\hardware\<short name>")
        TE::hw_build_design -export_prebuilt


        Info

        Using Vivado GUI is the same, except file export to prebuilt folder.


      5. Create and configure your PetaLinux project with exported .xsa-file, see PetaLinux KICKstart
        • use TE Template from "<project folder>\os\petalinux"
        • use exported .xsa file from "<project folder>\prebuilt\hardware\<short name>" . Note: HW Export from Vivado GUI creates another path as default workspace.

        • The build images are located in the "<plnx-proj-root>/images/linux" directory

      6. Configure the boot.scr file as needed, see Distro Boot with Boot.scr

      7. Copy PetaLinux build image files to prebuilt folder
        • copy u-boot.elf, bl31.elf, image.ub and boot.scr from "<plnx-proj-root>/images/linux" to prebuilt folder

          Info

          "<project folder>\prebuilt\os\petalinux\<ddr size>" or "<project folder>\prebuilt\os\petalinux\<short name>"


      8. Generate Programming Files with Vitis

      Press 0 and enter to start "Module Selection Guide"
    • Select assembly version
    • Validate selection
    • Select create and open delivery binary folder

      Info

      Note: Folder "<project folder>\_binaries_<Article Name>" with subfolder "boot_<app name>" for different applications will be generated

      QSPI-Boot mode

      Option for Boot.bin on QSPI Flash.

      1. Connect JTAG and power on carrier with module
      2. Open Vivado Project with "vivado_open_existing_project_guimode.cmd" or if not created, create with "vivado_create_project_guimode.cmd"

        Code Block
        languagepy
        themeMidnight
        titlerun on Vivado TCL (Script programs BOOT.bin on QSPI flashgenerates applications and bootable files, which are defined in "test_board\sw_lib\apps_list.csv")
        TE::prsw_programrun_flash -swapp hello_te0813 
      3. Set Boot Mode to QSPI-Boot
        • Depends on Carrier, see carrier TRM.
        • TEBF0818 automatically changes the boot mode to SD when the SD card is inserted. Optional CPLD firmware without boot mode change for microSD slot is available in the download area

      SD-Boot mode

      1. Copy image.ub, boot.src and Boot.bin on SD
        • use files from "<project folder>\_binaries_<Article Name>\boot_linux" from generated binary folder, see: Get prebuilt boot binaries
        • or use prebuilt file location, see "<project folder>\prebuilt\file_location.txt"
      2. Set Boot Mode to SD-Boot.
        • Depends on Carrier, see carrier TRM.
      3. Insert SD-Card in SD-Slot.

      JTAG

      Not used on this Example.

      Usage

    • Prepare HW like described on section Programming
    • Connect UART USB (JTAG XMOD)
    • Select SD Card as Boot Mode (or QSPI - depending on step 1)

      Info

      Note: See TRM of the Carrier, which is used.

      Tip

      Starting with Petalinux version 2020.1, the industry standard "Distro-Boot" boot flow for U-Boot was introduced, which significantly expands the possibilities of the boot process and has the primary goal of making booting much more standardised and predictable.
      The boot options described above describe the common boot processes for this hardware; other boot options are possible.
      For more information see Distro Boot with Boot.scr

    • (Optional) Insert PCIe Card (detection depends on Linux driver. Only some basic drivers are installed)
    • (Optional) Connect SATA Disc
    • (Optional) Connect DisplayPort Monitor (List of usable Monitors: https://www.xilinx.com/support/answers/68671.html)
    • (Optional) Connect Network Cable
    • Power On PCB

      Expand
      titleboot process

      1. ZynqMP Boot ROM loads FSBL from SD/QSPI into OCM,

      2. FSBL init the PS, programs the PL using the bitstream and loads PMU, ATF and U-boot from SD/QSPI into DDR,

      3. U-boot loads Linux (image.ub) from SD/QSPI/... into DDR

      Linux

      Open Serial Console (e.g. putty)
    • Speed: 115200
    • select COM Port

      Info

      Win OS, see device manager, Linux OS see dmesg |grep tty (UART is *USB1)

      Linux Console:

      Code Block
      languagebash
      themeMidnight
      # password default disabled from 2021.2 petalinux release
      petalinux login: root
      Password: root
      Info

      Note: Wait until Linux boot finished

      You can use Linux shell now.

      Code Block
      languagebash
      themeMidnight
      i2cdetect -y -r 0	(check I2C Bus)
      dmesg | grep rtc	(RTC check)
      udhcpc				(ETH0 check)
      lsusb				(USB check)
      lspci				(PCIe check)
      1. vitis -all
        TE::sw_run_vitis (optional; Start Vitis from Vivado GUI or start with TE Scripts on Vivado TCL)


        Note

        TCL scripts generate also platform project, this must be done manually in case GUI is used. See Vitis


      Launch

      Scroll Ignore
      scroll-pdftrue
      scroll-officetrue
      scroll-chmtrue
      scroll-docbooktrue
      scroll-eclipsehelptrue
      scroll-epubtrue
      scroll-htmltrue


      Page properties
      hiddentrue
      idComments

      Note:

      • Programming and Startup procedure

      Programming

      Note

      Check Module and Carrier TRMs for proper HW configuration before you try any design.

      Reference Design is also available with prebuilt files. It's recommended to use TE prebuilt files for first launch.

      Xilinx documentation for programming and debugging: Vivado/Vitis/SDSoC-Xilinx Software Programming and Debugging

      Get prebuilt boot binaries

      1. Run _create_win_setup.cmd/_create_linux_setup.sh and follow instructions on shell
      2. Press 0 and enter to start "Module Selection Guide"
        1. Select assembly version
        2. Validate selection
        3. Select create and open delivery binary folder

          Info

          Note: Folder "<project folder>\_binaries_<Article Name>" with subfolder "boot_<app name>" for different applications will be generated


      QSPI-Boot mode

      Option for Boot.bin on QSPI Flash.

      1. Connect JTAG and power on carrier with module
      2. Open Vivado Project with "vivado_open_existing_project_guimode.cmd" or if not created, create with "vivado_create_project_guimode.cmd"

        Code Block
        languagepy
        themeMidnight
        titlerun on Vivado TCL (Script programs BOOT.bin on QSPI flash)
        TE::pr_program_flash -swapp hello_te0813 


      3. Set Boot Mode to QSPI-Boot
        • Depends on Carrier, see carrier TRM.
        • TEBF0818 automatically changes the boot mode to SD when the SD card is inserted. Optional CPLD firmware without boot mode change for microSD slot is available in the download area

      SD-Boot mode

      1. Copy image.ub, boot.src and Boot.bin on SD
        • use files from "<project folder>\_binaries_<Article Name>\boot_linux" from generated binary folder, see: Get prebuilt boot binaries
        • or use prebuilt file location, see "<project folder>\prebuilt\file_location.txt"
      2. Set Boot Mode to SD-Boot.
        • Depends on Carrier, see carrier TRM.
      3. Insert SD-Card in SD-Slot.

      JTAG

      Not used on this Example.

      Usage

      1. Prepare HW like described on section Programming
      2. Connect UART USB (JTAG XMOD)
      3. Select SD Card as Boot Mode (or QSPI - depending on step 1)

        Info

        Note: See TRM of the Carrier, which is used.


        Tip

        Starting with Petalinux version 2020.1, the industry standard "Distro-Boot" boot flow for U-Boot was introduced, which significantly expands the possibilities of the boot process and has the primary goal of making booting much more standardised and predictable.
        The boot options described above describe the common boot processes for this hardware; other boot options are possible.
        For more information see Distro Boot with Boot.scr


      4. (Optional) Insert PCIe Card (detection depends on Linux driver. Only some basic drivers are installed)
      5. (Optional) Connect SATA Disc
      6. (Optional) Connect DisplayPort Monitor (List of usable Monitors: https://www.xilinx.com/support/answers/68671.html)
      7. (Optional) Connect Network Cable
      8. Power On PCB

        Expand
        titleboot process

        1. ZynqMP Boot ROM loads FSBL from SD/QSPI into OCM,

        2. FSBL init the PS, programs the PL using the bitstream and loads PMU, ATF and U-boot from SD/QSPI into DDR,

        3. U-boot loads Linux (image.ub) from SD/QSPI/... into DDR


      Linux

      1. Open Serial Console (e.g. putty)
        • Speed: 115200
        • select COM Port

          Info

          Win OS, see device manager, Linux OS see dmesg |grep tty (UART is *USB1)


      2. Linux Console:

        Code Block
        languagebash
        themeMidnight
        # password disabled
        petalinux login: root
        Password: root


        Info

        Note: Wait until Linux boot finished


      3. You can use Linux shell now.

        Code Block
        languagebash
        themeMidnight
        i2cdetect -y -r 0	(check I2C Bus)
        dmesg | grep rtc	(RTC check)
        udhcpc				(ETH0 check)
        lsusb				(USB check)
        lspci				(PCIe check)


      4. Option Features

        • Webserver to get access to Zynq
          • insert IP on web browser to start web interface
        • init.sh scripts
          • add init.sh script on SD, content will be load automatically on startup (template included in "<project folder>\misc\SD")

      Vivado Hardware Manager

    • Option Features

      • Webserver to get access to Zynq
        • insert IP on web browser to start web interface
      • init.sh scripts
        • add init.sh script on SD, content will be load automatically on startup (template included in "<project folder>\misc\SD")
    • Vivado Hardware Manager

      Page properties
      hiddentrue
      idComments

      Note:

      • Add picture of HW Manager

      • add notes for the signal either groups or topics, for example:

        Control:

        • add controllable IOs with short notes..

        Monitoring:

        • add short notes for signals which will be monitored only
        • SI5338 CLKs:
          • Set radix from VIO signals to unsigned integer.
            Note: Frequency Counter is inaccurate and displayed unit is Hz
          • expected CLK Frequency...

      Open Vivado HW-Manager and add VIO signal to dashboard (*.ltx located on prebuilt folder).

      Control:LEDs: XMOD 2 (without green dot) and HD LED are accessible.
    • CAN_S
    • Scroll Title
      anchorFigure_VHM
      title-alignmentcenter
      titleVivado Hardware Manager

      Image Removed

      Image Removed

      System Design - Vivado

      Scroll Ignorescroll-pdftruescroll-officetruescroll-chmtruescroll-docbooktruescroll-eclipsehelptruescroll-epubtruescroll-htmltrue

      Page properties
      hiddentrue
      idComments

      Note:

      • Description of Block Design, Constrains... BD Pictures from Export...

      Block Design

      Scroll Title
      anchorFigure_BD
      title-alignmentcenter
      titleBlock Design
      Image Removed

      PS Interfaces

      Page properties
      hiddentrue
      idComments

      Note:

      • optional for Zynq / ZynqMP only

      • add basic PS configuration

      Activated interfaces:

      • Add picture of HW Manager

      • add notes for the signal either groups or topics, for example:

        Control:

        • add controllable IOs with short notes..

        Monitoring:

        • add short notes for signals which will be monitored only
        • SI5338 CLKs:
          • Set radix from VIO signals to unsigned integer.
            Note: Frequency Counter is inaccurate and displayed unit is Hz
          • expected CLK Frequency...


      Open Vivado HW-Manager and add VIO signal to dashboard (*.ltx located on prebuilt folder).

      • Control:
        • LEDs: XMOD 2 (without green dot) and HD LED are accessible.
        • CAN_S
      Scroll Title
      anchorFigure_VHM
      Scroll Title
      PS Interfaces
      anchorTable_PSI
      title-alignmentcenter
      titleVivado Hardware Manager


      Image Added

      Image Added


      System Design - Vivado

      tablelayoutorientationportraitsortDirectionASCrepeatTableHeadersdefaultstylewidthssortByColumn1sortEnabledfalsecellHighlightingType
      scroll-
      ignore
      scroll-pdf
      true
      scroll-office
      true
      scroll-chm
      true
      scroll-docbook
      true
      scroll-eclipsehelp
      true
      scroll-epub
      true
      scroll-htmltrue


      NoteDDRQSPIMIO
      Page properties
      hidden
      true
      id
      Comments
      SD0MIO
      SD1MIO
      CAN0EMIO
      I2C0MIO
      PJTAG0MIO
      UART0MIO
      GPIO0MIO
      SWDT0..1TTC0..3
      GEM3MIO
      USB0MIO/GTP
      PCIeMIO/GTP
      SATAGTP
      DisplayPortEMIO/GTP

      Constrains

      Basic module constrains

      Code Block
      languageruby
      title_i_bitgen.xdc
      set_property BITSTREAM.GENERAL.COMPRESS TRUE [current_design]
      set_property BITSTREAM.CONFIG.UNUSEDPIN PULLNONE [current_design]

      Design specific constrain

      Note:

      • Description of Block Design, Constrains... BD Pictures from Export...

      Block Design

      Scroll Title
      anchorFigure_BD
      title-alignmentcenter
      titleBlock Design
      Image Added


      PS Interfaces

      Page properties
      hiddentrue
      idComments

      Note:

      • optional for Zynq / ZynqMP only

      • add basic PS configuration

      Activated interfaces:

      Scroll Title
      anchorTable_PSI
      title-alignmentcenter
      titlePS Interfaces

      Scroll Table Layout
      orientationportrait
      sortDirectionASC
      repeatTableHeadersdefault
      style
      widths
      sortByColumn1
      sortEnabledfalse
      cellHighlightingtrue

      TypeNote
      DDR
      QSPIMIO
      SD0MIO
      SD1MIO
      CAN0EMIO
      I2C0MIO
      PJTAG0MIO
      UART0MIO
      GPIO0MIO
      SWDT0..1
      TTC0..3
      GEM3MIO
      USB0MIO/GTP
      PCIeMIO/GTP
      SATAGTP
      DisplayPortEMIO/GTP



      Constrains

      Basic module constrains

      Code Block
      languageruby
      title_i_bitgen.xdc
      set_property BITSTREAM.GENERAL.COMPRESS TRUE [current_design]
      set_property BITSTREAM.CONFIG.UNUSEDPIN PULLNONE [current_design]

      Design specific constrain

      Code Block
      languageruby
      title_i_io.xdc
      #TEBF0818 
      # system controller ip
      
      Code Block
      languageruby
      title_i_io.xdc
      #TEBF0818 
      # system controller ip
      #LED_HD SC0     J3:C13
      #LED_XMOD SC17  J3:B19 
      #CAN RX SC19    J3:B23 B26_L2_P
      #CAN TX SC18    J3:B22 B26_L2_N
      #CAN S SC16     J3:B18 B26_L3_N
      
      set_property PACKAGE_PIN J14 [get_ports BASE_sc0]
      set_property PACKAGE_PIN F15 [get_ports BASE_sc5]
      set_property PACKAGE_PIN H13 [get_ports BASE_sc6]
      set_property PACKAGE_PIN H14 [get_ports BASE_sc7]
      set_property PACKAGE_PIN A15 [get_ports BASE_sc10_io]
      set_property PACKAGE_PIN B15 [get_ports BASE_sc11]
      set_property PACKAGE_PIN C13 [get_ports BASE_sc12]
      set_property PACKAGE_PIN C14 [get_ports BASE_sc13]
      set_property PACKAGE_PIN E13 [get_ports BASE_sc14]
      set_property PACKAGE_PIN E14 [get_ports BASE_sc15]
      set_property PACKAGE_PIN A13 [get_ports BASE_sc16]
      set_property PACKAGE_PIN B13 [get_ports BASE_sc17]
      set_property PACKAGE_PIN A14 [get_ports BASE_sc18]
      set_property PACKAGE_PIN B14 [get_ports BASE_sc19]
      set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc0]
      set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc5]
      set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc6]
      set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc7]
      set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc10_io]
      set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc11]
      set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc12]
      set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc13]
      set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc14]
      set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc15]
      set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc16]
      set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc17]
      set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc18]
      set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc16]
      set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc17]
      set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc18]
      set_property IOSTANDARD LVCMOS18 [get_ports BASE_sc19]
      
      # Audio Codec
      #LRCLK      J3:D22 
      #BCLK       J3:D23 
      #DAC_SDATA  J3:C21 
      #ADC_SDATA  J3:C22 
      set_property PACKAGE_PIN G14 [get_ports I2S_lrclk ]
      set_property PACKAGE_PIN G15 [get_ports I2S_bclk ]
      set_property PACKAGE_PIN F13 [get_ports I2S_sdin ]
      set_property PACKAGE_PIN G13 [get_ports I2S_sdout ]
      set_property IOSTANDARD LVCMOS18 [get_ports I2S_lrclk ]
      set_property IOSTANDARD LVCMOS18 [get_ports I2S_bclk ]
      set_property IOSTANDARD LVCMOS18 [get_ports I2S_sdin ]
      set_property IOSTANDARD LVCMOS18 [get_ports I2S_sdout ]
      
      Software Design - Vitis
       [get_ports BASE_sc19]
      
      # Audio Codec
      #LRCLK      J3:D22 
      #BCLK       J3:D23 
      #DAC_SDATA  J3:C21 
      #ADC_SDATA  J3:C22 
      set_property PACKAGE_PIN G14 [get_ports I2S_lrclk ]
      set_property PACKAGE_PIN G15 [get_ports I2S_bclk ]
      set_property PACKAGE_PIN F13 [get_ports I2S_sdin ]
      set_property PACKAGE_PIN G13 [get_ports I2S_sdout ]
      set_property IOSTANDARD LVCMOS18 [get_ports I2S_lrclk ]
      set_property IOSTANDARD LVCMOS18 [get_ports I2S_bclk ]
      set_property IOSTANDARD LVCMOS18 [get_ports I2S_sdin ]
      set_property IOSTANDARD LVCMOS18 [get_ports I2S_sdout ]
      

      Software Design - Vitis

      Scroll Ignore
      scroll-pdftrue
      scroll-officetrue
      scroll-chmtrue
      scroll-docbooktrue
      scroll-eclipsehelptrue
      scroll-epubtrue
      scroll-htmltrue


      Page properties
      hiddentrue
      idComments
      Note:
      • optional chapter separate

      • sections for different apps

      For Vitis project creation, follow instructions from:

      Vitis

      Application

      Page properties
      hiddentrue
      idComments

      ----------------------------------------------------------

      FPGA Example

      ----------------------------------------------------------

      scu

      MCS Firmware to configure SI5338 and Reset System.

      srec_spi_bootloader

      TE modified 2023.2 SREC

      Bootloader to load app or second bootloader from flash into DDR

      Descriptions:

      • Modified Files: blconfig.h, bootloader.c
      • Changes:
        • Add some console outputs and changed bootloader read address.
        • Add bugfix for 2018.2 qspi flash

      xilisf_v5_11

      TE modified 2023.2 xilisf_v5_11

      • Changed default Flash type to 5.

      ----------------------------------------------------------

      Zynq Example:

      ----------------------------------------------------------

      fsbl

      TE modified 2023.2 FSBL

      General:

      • Modified Files: main.c, fsbl_hooks.h/.c (search for 'TE Mod' on source code)
      • Add Files: te_fsbl_hooks.h/.c (for hooks and board)

      • General Changes: 
        • Display FSBL Banner and Device ID

      Module Specific:

      • Add Files: all TE Files start with te_*
        • READ MAC from EEPROM and make Address accessible by UBOOT (need copy defines on uboot platform-top.h)
        • CPLD access
        • Read CPLD Firmware and SoC Type
        • Configure Marvell PHY


      ----------------------------------------------------------

      ZynqMP Example:

      ----------------------------------------------------------

      zynqmp_fsbl

      TE modified 2023.2 FSBL

      General:

      • Modified Files: xfsbl_main.c, xfsbl_hooks.h/.c, xfsbl_board.h/.c (search for 'TE Mod' on source code)
      • Add Files: te_xfsbl_hooks.h/.c (for hooks and board)
      • General Changes: 
        • Display FSBL Banner and Device Name

      Module Specific:

      • Add Files: all TE Files start with te_*
        • Si5338 Configuration
        • ETH+OTG Reset over MIO

      zynqmp_pmufw

      Xilinx default PMU firmware.

      ----------------------------------------------------------

      General Example:

      ----------------------------------------------------------

      hello_te0820

      Hello TE0820 is a Xilinx Hello World example as endless loop instead of one console output.

      u-boot

      U-Boot.elf is generated with PetaLinux. Vitis is used to generate Boot.bin.


      Template location: "<project folder>\sw_lib\sw_apps\"

      zynqmp_fsbl

      TE modified 2023.2 FSBL

      General:

      • Modified Files: xfsbl_main.c, xfsbl_hooks.h/.c, xfsbl_board.h/.c (search for 'TE Mod' on source code)
      • Add Files: te_xfsbl_hooks.h/.c (for hooks and board)
      • General Changes: 
        • Display FSBL Banner and Device Name


      Module Specific:

      • Add Files: all TE Files start with te_*
        • Si5338 Configuration
        • OTG+PCIe Reset over MIO
        • I2C MUX for EEPROM MAC

      zynqmp_pmufw

      Xilinx default PMU firmware.

      hello_te0813

      Hello TE0813 is a Xilinx Hello World example as endless loop instead of one console output.

      u-boot

      U-Boot.elf is generated with PetaLinux. Vitis is used to generate Boot.bin.


      Software Design -  PetaLinux

      Scroll Ignore
      scroll-pdftrue
      scroll-officetrue
      scroll-chmtrue
      scroll-docbooktrue
      scroll-eclipsehelptrue
      scroll-epubtrue
      scroll-htmltrue


      Page properties
      hiddentrue
      idComments
      Note:
      • optional chapter separate

      • sections for different apps

      For Vitis project creation, follow instructions from:

      Vitis

      Application

      • linux

      • Add "No changes." or "Activate: and add List"

      For PetaLinux installation and  project creation, follow instructions from:

      Config

      Start with petalinux-config or petalinux-config --get-hw-description

      Activate:

      • select SD default instead of eMMC:
        • CONFIG_SUBSYSTEM_PRIMARY_SD_PSU_SD_1_SELECT=y
      • add new flash partition for bootscr and sizing
        • CONFIG_SUBSYSTEM_FLASH_PSU_QSPI_0_BANKLESS_PART0_SIZE=0xA00000
        • CONFIG_SUBSYSTEM_FLASH_PSU_QSPI_0_BANKLESS_PART1_SIZE=0x2000000
        • CONFIG_SUBSYSTEM_FLASH_PSU_QSPI_0_BANKLESS_PART2_SIZE=0x40000
        • CONFIG_SUBSYSTEM_FLASH_PSU_QSPI_0_BANKLESS_PART3_NAME="bootscr"
        • CONFIG_SUBSYSTEM_FLASH_PSU_QSPI_0_BANKLESS_PART3_SIZE=0x80000
        • CONFIG_SUBSYSTEM_UBOOT_QSPI_FIT_IMAGE_OFFSET=0xA00000
        • CONFIG_SUBSYSTEM_UBOOT_QSPI_FIT_IMAGE_SIZE=0x2000000
      • Identification
        • CONFIG_SUBSYSTEM_HOSTNAME="Trenz"
        • CONFIG_SUBSYSTEM_PRODUCT="TE0813_TEBF0818"

      U-Boot

      Start with petalinux-config -c u-boot
      Changes:

      • MAC from eeprom together with uboot and device tree settings:
        • CONFIG_ENV_OVERWRITE=y
        • CONFIG_NVMEM=y
        • CONFIG_DM_RTC=y    (needed for nvmem driver because of bug in uboot)
      • Boot Modes:
        • CONFIG_QSPI_BOOT=y
        • CONFIG_SD_BOOT=y
        • CONFIG_ENV_IS_IN_FAT is not set
        • CONFIG_ENV_IS_IN_NAND is not set
        • CONFIG_ENV_IS_IN_SPI_FLASH is not set
        • CONFIG_BOOT_SCRIPT_OFFSET=0x2A40000
      • Identification
        • CONFIG_IDENT_STRING=" TE0813_TEBF0818"


      Change platform-top.h:

      Code Block
      languagejs

      Device Tree

      Code Block
      languagejs
      titleproject-spec\meta-user\recipes-bsp\device-tree\files\system-user.dtsi
      /include/ "system-conf.dtsi"
      
      
      /*------------------ gtr -
      Page properties
      hiddentrue
      idComments
      Page properties
      hiddentrue
      idComments
      Note:
      • optional chapter separate

      • sections for linux

      • Add "No changes." or "Activate: and add List"

      For PetaLinux installation and  project creation, follow instructions from:

      Config

      Start with petalinux-config or petalinux-config --get-hw-description

      Activate:

      • select SD default instead of eMMC:
        • CONFIG_SUBSYSTEM_PRIMARY_SD_PSU_SD_1_SELECT=y
      • add new flash partition for bootscr and sizing
        • CONFIG_SUBSYSTEM_FLASH_PSU_QSPI_0_BANKLESS_PART0_SIZE=0xA00000
        • CONFIG_SUBSYSTEM_FLASH_PSU_QSPI_0_BANKLESS_PART1_SIZE=0x2000000
        • CONFIG_SUBSYSTEM_FLASH_PSU_QSPI_0_BANKLESS_PART2_SIZE=0x40000
        • CONFIG_SUBSYSTEM_FLASH_PSU_QSPI_0_BANKLESS_PART3_NAME="bootscr"
        • CONFIG_SUBSYSTEM_FLASH_PSU_QSPI_0_BANKLESS_PART3_SIZE=0x80000
      • Identification
        • CONFIG_SUBSYSTEM_HOSTNAME="Trenz"
        • CONFIG_SUBSYSTEM_PRODUCT="TE0813_TEBF0818"

      U-Boot

      Start with petalinux-config -c u-boot
      Changes:

      • MAC from eeprom together with uboot and device tree settings:
        • CONFIG_ENV_OVERWRITE=y
        • CONFIG_ZYNQ_MAC_IN_EEPROM is not set
        • CONFIG_NET_RANDOM_ETHADDR is not set
      • Boot Modes:
        • CONFIG_QSPI_BOOT=y
        • CONFIG_SD_BOOT=y
        • CONFIG_ENV_IS_IN_FAT is not set
        • CONFIG_ENV_IS_IN_NAND is not set
        • CONFIG_ENV_IS_IN_SPI_FLASH is not set
        • CONFIG_SYS_REDUNDAND_ENVIRONMENT is not set
        • CONFIG_BOOT_SCRIPT_OFFSET=0x2A40000
      • Identification
        • CONFIG_IDENT_STRING=" TE0813_TEBF0818"

      Change platform-top.h:

      Code Block
      languagejs

      Device Tree

      Code Block
      languagejs
      titleproject-spec\meta-user\recipes-bsp\device-tree\files\system-user.dtsi

      ----------------------------------------------------------

      FPGA Example

      scu

      MCS Firmware to configure SI5338 and Reset System.

      srec_spi_bootloader

      TE modified 2022.2 SREC

      Bootloader to load app or second bootloader from flash into DDR

      Descriptions:

      • Modified Files: blconfig.h, bootloader.c
      • Changes:
        • Add some console outputs and changed bootloader read address.
        • Add bugfix for 2018.2 qspi flash

      xilisf_v5_11

      TE modified 2022.2 xilisf_v5_11

      • Changed default Flash type to 5.

      ----------------------------------------------------------

      Zynq Example:

      fsbl

      TE modified 2022.2 FSBL

      General:

      • Modified Files: main.c, fsbl_hooks.h/.c (search for 'TE Mod' on source code)
      • Add Files: te_fsbl_hooks.h/.c (for hooks and board)

      • General Changes: 
        • Display FSBL Banner and Device ID

      Module Specific:

      • Add Files: all TE Files start with te_*
        • READ MAC from EEPROM and make Address accessible by UBOOT (need copy defines on uboot platform-top.h)
        • CPLD access
        • Read CPLD Firmware and SoC Type
        • Configure Marvell PHY

      ZynqMP Example:

      -------------------*/
      
      //https://xilinx-wiki.atlassian.net/wiki/spaces/A/pages/18841716/Zynq+Ultrascale+MPSOC+Linux+SIOU+driver
      
      / {
        refclk3:psgtr_dp_clock {
                compatible = "fixed-clock";
                #clock-cells = <0x00>;
                clock-frequency = <27000000>;
        };
      
        refclk2:psgtr_pcie_usb_clock {
                compatible = "fixed-clock";
                #clock-
      ---------------------------------

      zynqmp_fsbl

      TE modified 2022.2 FSBL

      General:

      • Modified Files: xfsbl_main.c, xfsbl_hooks.h/.c, xfsbl_board.h/.c (search for 'TE Mod' on source code)
      • Add Files: te_xfsbl_hooks.h/.c (for hooks and board)
      • General Changes: 
        • Display FSBL Banner and Device Name

      Module Specific:

      • Add Files: all TE Files start with te_*
        • Si5338 Configuration
        • ETH+OTG Reset over MIO

      zynqmp_pmufw

      Xilinx default PMU firmware.

      cells = <0x00>;
                clock-frequency = <100000000>;
        };
      
        refclk1:psgtr_sata_clock {
                compatible = "fixed-clock";
                #clock-cells = <0x00>;
                clock-frequency = <150000000>;
        };
      
        refclk0:psgtr_unused_clock {
                compatible = "fixed-clock";
                #clock-cells = <0x00>;
                clock-frequency = <100000000>;
        };
      };
      
      &psgtr {
        clocks = <&refclk0 &refclk1 &refclk2 &refclk3>;
        //clocks = <&refclk0 &refclk2 &refclk3>;
        /* ref clk instances used per lane */
        clock-names = "ref0\0ref1\0ref2\0ref3";
      };
      
      
      
      /*------------------ SD --------------------*/
      &sdhci0 {
          // disable-wp;
          no-1-8-v;
      };
      
      &sdhci1 {
          // disable-wp;
          no-1-8-v;
      };
      
      
      /*------------------- USB --------------------

      General Example:

      hello_te0820

      Hello TE0820 is a Xilinx Hello World example as endless loop instead of one console output.

      u-boot

      U-Boot.elf is generated with PetaLinux. Vitis is used to generate Boot.bin.

      Template location: "<project folder>\sw_lib\sw_apps\"

      zynqmp_fsbl

      TE modified 2022.2 FSBL

      General:

      • Modified Files: xfsbl_main.c, xfsbl_hooks.h/.c, xfsbl_board.h/.c (search for 'TE Mod' on source code)
      • Add Files: te_xfsbl_hooks.h/.c (for hooks and board)
      • General Changes: 
        • Display FSBL Banner and Device Name

      Module Specific:

      • Add Files: all TE Files start with te_*
        • Si5338 Configuration
        • OTG+PCIe Reset over MIO
        • I2C MUX for EEPROM MAC

      zynqmp_pmufw

      Xilinx default PMU firmware.

      hello_te0813

      Hello TE0813 is a Xilinx Hello World example as endless loop instead of one console output.

      u-boot

      U-Boot.elf is generated with PetaLinux. Vitis is used to generate Boot.bin.

      Software Design -  PetaLinux

      Scroll Ignore
      scroll-pdftrue
      scroll-officetrue
      scroll-chmtrue
      scroll-docbooktrue
      scroll-eclipsehelptrue
      scroll-epubtrue
      scroll-htmltrue
      /include/ "system-conf.dtsi"
      
      
      /**/
      &dwc3_0 {
          status = "okay";
          dr_mode = "host";
          snps,usb3_lpm_capable;
          snps,dis_u3_susphy_quirk;
          snps,dis_u2_susphy_quirk;
          phy-names = "usb2-phy","usb3-phy";
          maximum-speed = "super-speed";
      };
      
      
      /*------------------ ETH PHY --------------------*/
      &gem3 {
          /delete-property/ local-mac-address;
          phy-handle = <&phy0>;
      
          nvmem-cells = <&eth0_addr>;
          nvmem-cell-names = "mac-address";
      
          phy0: phy0@1 {
              device_type = "ethernet-phy";
              reg = <1>;
          };
      };
      
      
      /*----------------- SATA PHY --------------------*/
      &sata {
      
           ceva,p0-burst-params = <0x13084a06>;
           ceva,p0-cominit-params = <0x18401828>;
           ceva,p0-comwake-params = <0x614080e>;
           ceva,p0-retry-params = <0x96a43ffc>;
           ceva,p1-burst-params = <0x13084a06>;
           ceva,p1-cominit-params = <0x18401828>;
           ceva,p1-comwake-params = <0x614080e>;
           ceva,p1-retry-params = <0x96a43ffc>;
      
      };
      
      
       /*-------------------- QSPI ---------------------*/
      &qspi {
          num--- gtr --------------------*/
      
      //https://xilinx-wiki.atlassian.net/wiki/spaces/A/pages/18841716/Zynq+Ultrascale+MPSOC+Linux+SIOU+driver
      
      / {
      refclk3:psgtr_dp_clock {
      compatible = "fixed-clock";
      #clock-cells = <0x00>;
      clock-frequency = <27000000>;
      };
      
      refclk2:psgtr_pcie_usb_clock {
      compatible = "fixed-clock";
      #clock-cells = <0x00>;
      clock-frequency = <100000000>;
      };
      
      refclk1:psgtr_sata_clock {
      compatible = "fixed-clock";
      #clock-cells = <0x00>;
      clock-frequency = <150000000>;
      };
      
      refclk0:psgtr_unused_clock {
      compatible = "fixed-clock";
      #clock-cells = <0x00>;
      clock-frequency = <100000000>;
      };
      };
      
      &psgtr {
      clocks = <&refclk0 &refclk1 &refclk2 &refclk3>;
      //clocks = <&refclk0 &refclk2 &refclk3>;
      /* ref clk instances used per lane */
      clock-names = "ref0\0ref1\0ref2\0ref3"cs = <2>;
      
          flash@0 {
              compatible = "jedec,spi-nor";
              reg = <0>, <1>;
              parallel-memories = /bits/ 64 <0x1000000 0x1000000>; /* 2* 16MB --> dummy for all types of this QSPI type */
      
              spi-rx-bus-width = <4>;
              spi-tx-bus-width = <4>;
              spi-max-frequency = <40000000>; //40MHz no real feedback pin
              
              #address-cells = <1>;
              #size-cells = <1>;        
          };
      };
      
      
      
      /*------------------ SDI2C --------------------*/
      &sdhci0 {
      // disable-wp;
      no-1-8-v;
      
      };
      
      &sdhci1 {
      // disable-wp;
      no-1-8-v;
      
      };
      
      
      /*------------------- USB --------------------*/
      &dwc3_0 {
      status = "okay";
      dr_mode = "host";
      snps,usb3_lpm_capable;
      snps,dis_u3_susphy_quirk;
      snps,dis_u2_susphy_quirk;
      phy-names = "usb2-phy","usb3-phy";
      maximum-speed = "super-speed";
      };
      
      
      /*------------------ ETH PHY --------------------*/
      &gem3 {
      /delete-property/ local-mac-address;
      phy-handle = <&phy0>;
      
      nvmem-cells = <&eth0_addr>;
      nvmem-cell-names = "mac-address";
      
      phy0: phy0@1 {
      device_type = "ethernet-phy";
      reg = <1>;
      };
      };
      
      /*----------------- SATA PHY --------------------*/
      &sata {
      
      ceva,p0-burst-params = <0x13084a06>;
      ceva,p0-cominit-params = <0x18401828>;
      ceva,p0-comwake-params = <0x614080e>;
      ceva,p0-retry-params = <0x96a43ffc>;
      ceva,p1-burst-params = <0x13084a06>;
      ceva,p1-cominit-params = <0x18401828>;
      ceva,p1-comwake-params = <0x614080e>;
      ceva,p1-retry-params = <0x96a43ffc>;
      
      };
      
      
      /*-------------------- QSPI ---------------------*/
      &qspi {
      #address-cells = <1>;
      #size-cells = <0>;
      status = "okay";
      flash0: flash@0 {
      compatible = "jedec,spi-nor";
      reg = <0x0>;
      #address-cells = <1>;
      #size-cells = <1>;
      };
      };
      
      
      /*------------------ I2C --------------------*/
      &i2c0 {
      i2cswitch@73 { // u
      compatible = "nxp,pca9548";
      #address-cells = <1>;
      #size-cells = <0>;
      reg = <0x73>;
      i2c-mux-idle-disconnect;
      i2c@0 { // MCLK TEBF0818 SI5338A, 570FBB000290DG_unassembled
      reg = <0>;
      };
      i2c@1 { // SFP TEBF0818 PCF8574DWR
      reg = <1>;
      };
      i2c@2 { // PCIe
      reg = <2>;
      };
      i2c@3 { // SFP1 TEBF0818
      reg = <3>;
      };
      i2c@4 {// SFP2 TEBF0818
      reg = <4>;
      };
      i2c@5 { // TEBF0818 EEPROM
      reg = <5>;
      eeprom: eeprom@50 {
      compatible = "microchip,24aa025", "atmel,24c02";
      reg = <0x50>;
      
      #address-cells = <1>;
      #size-cells = <1>;
      eth0_addr: eth-mac-addr@FA {
      reg = <0xFA 0x06>;
      };
      };
      };
      i2c0 {
          i2cswitch@73 { // u
              compatible = "nxp,pca9548";
              #address-cells = <1>;
              #size-cells = <0>;
              reg = <0x73>;
              i2c-mux-idle-disconnect;
              i2c@0 { // MCLK TEBF0818 SI5338A, 570FBB000290DG_unassembled
                  reg = <0>;
              };
              i2c@1 { // SFP TEBF0818 PCF8574DWR
                  reg = <1>;
              };
              i2c@2 { // PCIe
                  reg = <2>;
              };
              i2c@3 { // SFP1 TEBF0818
                  reg = <3>;
              };
              i2c@4 {// SFP2 TEBF0818
                  reg = <4>;
              };
              i2c@5 { // TEBF0818 EEPROM
                  reg = <5>;
                  eeprom: eeprom@50 {
                      compatible = "microchip,24aa025", "atmel,24c02";
                      reg = <0x50>;
                      
                      #address-cells = <1>;
                      #size-cells = <1>;
                      eth0_addr: eth-mac-addr@FA {
                        reg = <0xFA 0x06>;
                      };
                  };
              };
              i2c@6 { // TEBF0818 FMC
                  reg = <6>;
              };
              i2c@7 { // TEBF0818 USB HUB
                  reg = <7>;
              };
          };
          i2cswitch@77 { // u
              compatible = "nxp,pca9548";
      ";
              reg = <0x77>;
              i2c-mux-idle-disconnect;
              i2c@0 { // TEBF0818 PMOD P1
                  reg = <0>;
              };
              i2c@1 { // i2c Audio Codec
                  reg = <1>;
      /*
      adau1761: adau1761@38 {
       <1>;
                  /*
                  adau1761: adau1761@38 {
                      compatible = "adi,adau1761";
                      reg = <0x38>;
                  };
                  */
              };
              i2c@2 { // TEBF0818 Firefly A
                  reg = <2>;
              };
              i2c@3 { // TEBF0818 Firefly B
      / TEBF0818 Firefly B
                  reg = <3>;
              };
              i2c@4 { //Module PLL Si5338 or SI5345
                  reg = <4>;
              };
              i2c@5 { //TEBF0818 CPLD
                  reg = <5>;
              };
              i2c@6 { //TEBF0818 Firefly PCF8574DWR
                  reg = <6>;
      };
       = <6>;
              };
              i2c@7 { // TEBF0818 PMOD P3
                  reg = <7>;
              };
          };
      };
      
      
      

      Kernel

      Start with petalinux-config -c kernel

      Changes:

      • Only needed to fix JTAG Debug issue:
        • # CONFIG_CPU_FREQ is not set
      • Support PCIe memory card
        • CONFIG_NVME_CORE=y
        • CONFIG_BLK_DEV_NVME=y
        • # CONFIG_NVME_MULTIPATH is not set
        • # CONFIG_NVME_VERBOSE_ERRORS is not set
        • # CONFIG_NVME_HWMON is not set
        • # CONFIG_NVME_AUTH is not set
        • CONFIG_NVME_TARGET=y
        • # CONFIG_NVME_TARGET_PASSTHRU is not set
        • # CONFIG_NVME_TARGET_LOOP is not set
        • # CONFIG_NVME_TARGET_FC is not set
        • # CONFIG_NVME_TARGET_TCP is not set
        • # CONFIG_NVME_TARGET_AUTH is not set
        • CONFIG_SATA_AHCI=y
        • CONFIG_SATA_MOBILE_LPM_POLICY=0


      Rootfs

      Start with petalinux-config -c rootfs

      Changes:

      • For web server app:
        • CONFIG_busybox-httpd=y
      • For additional test tools only:
        • CONFIG_i2c-tools=y
        • CONFIG_packagegroup-petalinux-utils=y    (util-linux,cpufrequtils,bridge-utils,mtd-utils,usbutils,pciutils,canutils,i2c-tools,smartmontools,e2fsprogs)
      • For auto login:
        • CONFIG_auto-login=yCONFIG_ADD_EXTRA_USERS="root:root;petalinux:;"imagefeature-serial-autologin-root=y

      FSBL patch (alternative for vitis fsbl trenz patch)

      See "<project folder>\os\petalinux\project-spec\meta-user\recipes-bsp\embeddedsw"

      Note

      te_* files are identical to files in "<project folder>\sw_lib\sw_apps\zynqmp_fsbl\src" except for the PLL files (SI5345) which depend on PLL revision. The PLL files may have to be copied again manually into the appropriate petalinux folder
      Petalinux Troubleshoot#Petalinux2023.2

      Boot.scr patch

      Petalinux template with Trenz debug log prints, see "<project folder>\os\petalinux\project-spec\meta-user\recipes-bsp\

      embeddedsw\fsbl-firmware\git\lib\sw_apps\zynqmp_fsbl\src

      u-boot"

      Applications

      See "<project folder>\os\petalinux\project-spec\meta-user\recipes-apps\"

      startup

      Script App to load init.sh from SD Card if available.

      webfwu

      Webserver application suitable for ZynqMP access. Need busybox-httpd

      Additional Software

      Scroll Ignore
      scroll-pdftrue
      scroll-officetrue
      scroll-chmtrue
      scroll-docbooktrue
      scroll-eclipsehelptrue
      scroll-epubtrue
      scroll-htmltrue


      Page properties
      hiddentrue
      idComments
      Note:
      • Add description for other Software, for example SI CLK Builder ...
      • SI5338 and SI5345 also Link to:

      SI5338

      File location "<project folder>\misc\PLL\Si5338_B\Si5338-*.slabtimeproj"

      General documentation how you work with this project will be available on Si5338

      Appx. A: Change History and Legal Notices

      Scroll Ignore
      scroll-pdftrue
      scroll-officetrue
      scroll-chmtrue
      scroll-docbooktrue
      scroll-eclipsehelptrue
      scroll-epubtrue
      scroll-htmltrue

      Document Change History

      To get content of older revision go to "Change History" of this page and select older document revision number.

      Page properties
      hiddentrue
      idComments
      • Note this list must be only updated, if the document is online on public doc!
      • It's semi automatically, so do following
        • Add new row below first

        • Copy "Page Information Macro (date)" Macro-Preview, Metadata Version number, Author Name and description to the empty row. Important Revision number must be the same as the Wiki document revision number Update Metadata = "Page Information Macro (current-version)" Preview+1 and add Author and change description. --> this point is will be deleted on newer pdf export template

        • Metadata is only used of compatibility of older exports



      Scroll Title
      anchorTable_dch
      title-alignmentcenter
      titleDocument change history.

      Scroll Table Layout
      orientationportrait
      sortDirectionASC
      repeatTableHeadersdefault
      style
      widths2*,*,3*,4*
      sortByColumn1
      sortEnabledfalse
      cellHighlightingtrue

      DateDocument Revision

      Authors

      Description

      Page info
      infoTypeModified date
      dateFormatyyyy-MM-dd
      typeFlat

      Page info
      infoTypeCurrent version
      prefixv.
      typeFlat

      Page info
      infoTypeModified by
      typeFlat

      • update petalinux
      • bugfix board files for eMMC
      • update board files

      2024-03-05

      v.12

      Manuela Strücker

      • Release Vivado 2023.2
      • new variant

      2023-09-27

      v.11

      Manuela Strücker

      • new variants

      2023-09-13

      v.10

      John Hartfiel

      • Release Vivado 2022.2
      • new variants
      • script update

      2022-10-20

      v.6

      Manuela Strücker

      • Release Vivado 2021.2.1
      • new variants
      • script update
      2022-09-06v.4Manuela Strücker
      • new variants
      2021-10-28v.2Manuela Strücker
      • Release 2020.2

      All

      Page info
      infoTypeModified users
      typeFlat



      Legal Notices

      Include Page
      IN:Legal Notices
      IN:Legal Notices






      Scroll Only


      HTML
      <style>
      .wiki-content .columnLayout .cell.aside {
      width: 0%;
      }</style>
      



      Scroll pdf ignore


      Custom_fix_page_content

      Table of contents

      Table of Contents
      outlinetrue