Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

HTML
<!-- tables have all same width (web max 1200px and pdfPDF full page(640px), flexible width or fix width on menu for single column can be used as before) -->
<style>
.wrapped{
  width: 100% !important;
  max-width: 1200px !important;
 }
</style>

...

Page properties
hiddentrue
idComments

Important General Note:

  • If some section is configurable and depends on Firmware, please refer to the addition page (for example CPLD). If not available, add note, that this part is configurable
  • Designate all graphics and pictures with a number and a description, Use "Scroll Title" macro

    • Use "Scroll Title" macro for pictures and table labels. Figure number must be set manually at the moment (automatically enumeration is planned by scrollPDF)
      • Figure template:

        Scroll Title
        anchorFigure_anchorname
        titleText


        Scroll Ignore

        Create DrawIO object here: Attention if you copy from other page, objects are only linked.


        Scroll Only

        image link to the generate DrawIO PNG file of this page. This is a workaround until scroll pdf PDF export bug is fixed



      • Table template:

        • Layout macro can be use for landscape of large tables

      • Scroll Title
        anchorTable_tablename
        titleText

        Scroll Table Layout
        orientationportrait
        sortDirectionASC
        repeatTableHeadersdefaultstyle
        widthssortByColumn1
        sortEnabledfalse
        cellHighlightingtrue

        ExampleComment
        12



    • The anchors of the Scroll Title should be named consistant consistent across TRMs. A An incomplete list of examples is given below

      • <type>_<main section>_<name>

        • type: Figure, Table
        • main section:
          • "OV" for Overview
          • "SIP" for Signal Interfaces and Pins,
          • "OBP" for On board Peripherals,
          • "PWR" for Power and Power-On Sequence,
          • "B2B" for Board to Board Connector,
          • "TS" for Technical Specification
          • "VCP" for Variants Currently in Production
          •  "RH" for Revision History
        • name: custom, some fix names, see below
      • Fix names:
        • "Figure_OV_BD" for Block Diagram

        • "Figure_OV_MC" for Main Components

        • "Table_OV_IDS" for Initial Delivery State

        • "Table_PWR_PC" for Power Consumption

        • "Figure_PWR_PD" for Power Distribution
        • "Figure_PWR_PS" for Power Sequence
        • "Figure_PWR_PM" for Power Monitoring
        • "Table_PWR_PR" for Power Rails
        • "Table_PWR_BV" for Bank Voltages
        • "Table_TS_AMR" for Absolute_Maximum_Ratings

        • "Table_TS_ROC" for Recommended_Operating_Conditions

        • "Figure_TS_PD" for Physical_Dimensions
        • "Table_VCP_SO" for TE_Shop_Overview
        • "Table_RH_HRH" for Hardware_Revision_History

        • "Figure_RH_HRN" for Hardware_Revision_Number
        • "Table_RH_DCH" for Document_Change_History
    • Use Anchor in the document: add link macro and add "#<anchorname>
    • Refer to Anchror from external : <page url>#<pagename without space characters>-<anchorname>

...

Page properties
hiddentrue
idComments

Note for Download Link of the Scroll ignore macro:


Scroll Ignore

Download PDF version of this document.


Scroll pdf ignore

Table of Contents

Table of Contents

...

Page properties
hiddentrue
idComments

Notes :

Trenz Electronic TE0728 is an automotive-grade FPGA module integrating a Xilinx Automotive an Automotive Xilinx  Zynq-7020 7 FPGA, two 100 Mbit Ethernet transceivers (PHY) , 512 MByte DDR3L SDRAM, 16 MByte DDR3 SDRAM, QSPI Flash memory for configuration and operation, and powerful switching-mode power supplies for all on-board voltages. Numerous configurable I/Os are provided via rugged high-speed strips. 

...

All this in a compact 6 x 6 cm form factor, at the most competitive price.

Refer to http://trenz.org/te0728-info for the current online version of this manual and other available documentation.

...

Page properties
hiddentrue
idComments
    • Note:
  • Xilinx
  • XA7Z020
  • XC7Z020-1CLG484Q (Automotive)
  • Rugged for shock and high vibration
  • Dimensions: 6 x 6 cm
  • Temperature range: automotive
  • [XA7Z014S is available on other assembly options]
    • Package: CL/CLG484
    • Speed Grade: -1
    • Temperature Grade: Expanded (-40 to +128 °C)
  • Dual-Core
  • 2 x
  • ARM Cortex-A9 MPCore
  • 2 x 100 MBit Ethernet transceiver (PHY)
  • 512 MByte DDR3L SDRAM, 16-bit-wide 
  • DDR3 SDRAM, up to 512MB, up to 1066 Mb/s, connected to PS  [different size is available on other assembly options]
  • 16 MByte
  • QSPI Flash memory (with XiP support)
  • Plug-on module with 3 x 80-pin Samtec Micro Tiger Eye(TM) high-speed connectors
  • [different size is available on other assembly options]
  • Programmable SIT8918A , PS clock generator
  • 2 Kbit serial EEPROM
  • Three user LEDs
  • CAN transceiver (PHY)
  • Temperature compensated RTC (real-time clock)
  • 2 x 100 MBit Ethernet transceiver (PHY)
  • Board to Board (B2B)
    • Plug-on module with 3 x 80-pin Samtec Micro Tiger Eye(TM) high-speed connectors
  • I/O Interface
    • 42x MIO
    • 200x HR
    • 128x PS IO
    • 0x GTP Transceiver
    • 0x GTX Transceiver
  • Power Supply
    • 12 V power supply with watchdog
  • Others:
    • Dimensions: 6 x 6 cm
    • Rugged for shock and high vibration
    • On-board high-efficiency DC-DC converters
    • System
  • 76 single ended I/O, 24 LVDS pairs (48 I/O) and 42 MIO available on board-to-board connectors
  • CAN transceiver (PHY)
  • 12 V power supply with watchdog
  • On-board high-efficiency DC-DC converters
  • System
    • management and power sequencing
    • eFUSE bit-stream encryption
    • AES bit-stream encryption
  • Temperature compensated RTC (real-time clock)
  • 3 user LEDs
  • Evenly-spread supply
    • Evenly-spread supply pins for good signal integrity
  • Other assembly options for cost or performance optimization plus high volume prices available on request.

    Depending on the customer design, additional cooling might be required.


Block Diagram

Scroll Title
anchorFigure_OV_BD
titleTE... TE0728 block diagram


true

Scroll Ignore

draw.io Diagram
border

true

false
viewerToolbartrue
fitWindowfalse

diagramDisplayNamelbox

revision6
diagramNameTE0728_OV_BD
simpleViewerfalse

width

linksauto
tbstylehidden
lboxtrue
diagramWidth

781

641
revision25


Scroll Only

image link to the generate drawIO PNG file of this page. This is a workaround until scroll pdf export bug is fixedImage Added


Main Components

Page properties
hiddentrue
idComments

Notes :

  • |Picture of the PCB (top and bottom side) with labels of important components
  • Add List below

...

Scroll Title
anchorFigure_OV_MC
titleTE... TE0728 main components


Scroll Ignore

add drawIO object here: Attention if you copy from other page, objects are only linked.

Image RemovedImage Removed

Scroll Only

image link to the generate drawIO PNG file of this page. This is a workaround until scroll pdf export bug is fixed

  1. ...

  2. ...

  3. ...

Initial Delivery State

...

anchorTable_OV_IDS
titleInitial delivery state of programmable devices on the module.

draw.io Diagram
borderfalse
viewerToolbartrue
fitWindowfalse
diagramNameTE0728_MC2
simpleViewertrue
linksauto
tbstylehidden
lboxfalse
diagramWidth633
revision50


Scroll Only
scroll-pdftrue
scroll-officetrue
scroll-chmtrue
scroll-docbooktrue
scroll-eclipsehelptrue
scroll-epubtrue
scroll-htmltrue

Image Added




  1. DDR3 SDRAM, U1
  2. Xilinx Automotive XA7Z020-1CLG484Q ,U2
  3. 100 MBit Ethernet transceiver, U3
  4. 100 MBit Ethernet transceiver, U10
  5. User LED Green, D4
  6. Real Time Clock, U7
  7. Standard Clock Oscillators, U5
  8. 64 Kbit I2C EEPROM, U11
  9. CAN Tranceiver, U16
  10. QSPI NOR Flash memory, U13
  11. Standard Clock Oscillators, U14
  12. Low-Quiescent-Current Programmable Delay Supervisory Circuit, U15
  13. Low-Quiescent-Current Programmable Delay Supervisory Circuit, U12
  14. B2B connector , JM2
  15. B2B connector , JM3
  16. B2B connector , JM1

FPGA (U2), DDR3 SDRAM (U1) and QSPI (U13) can be  varied on other assembly option, for more information contact us. 

Initial Delivery State

Scroll Title
anchorTable_OV_IDS
titleInitial delivery state of programmable devices on the module

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Storage Device

Symbol

Content

Quad SPI Flash

U13

Not Programmed

EEPROMU11Not Programmed


Configuration Signals

...

Storage device name

...

Content

...

Notes

...

..

...

..

...

Control Signals

Page properties
hiddentrue
idComments
  • Overview of Boot Mode, Reset, Enables,

Signals, Interfaces and Pins

Page properties
hiddentrue
idComments

Notes :

  • For carrier or stand-alone boards use subsection for every connector typ (add designator on description, not on the subsection title), for example:
    • SD
    • USB
    • ETH
    • FMC
    • ...
  • For modules which needs carrier us only classes and refer to B2B connector if more than one is used, for example
    • JTAG
    • UART
    • I2C
    • MGT
    • ...

Subsections...

...

Page properties
hiddentrue
idComments

Notes :

  • add subsection for every component which is important for design, for example:
    • Ethernet PHY
    • USB PHY
    • Programmable Clock Generator
    • Oscillators
    • eMMCs
    • RTC
    • FTDI
    • ...
    • DIP-Switches
    • Buttons
    • LEDs

Subsections...

Power and Power-On Sequence

Power Consumption

...

  • Overview of Boot Mode, Reset, Enables,


Scroll Title
anchorTable_OV_BP
titleBoot process.

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Signal

FPGA BankPinB2BSignal StateBoot Mode

Boot_R

500

E4

J2-11

Low

QSPI

HighSD Card



Scroll Title
anchorFigureTable_PWROV_PDRST
titlePower DistributionReset process.

scroll-

ignore

add drawIO object here: Attention if you copy from other page, objects are only linked.

Scroll Only

image link to the generate drawIO PNG file of this page. This is a workaround until scroll pdf export bug is fixed

Power-On Sequence

...

anchorFigure_PWR_PS
titlePower Sequency
Scroll Ignore

Create DrawIO object here: Attention if you copy from other page, objects are only linked.

Scroll Only

image link to the generate DrawIO PNG file of this page. This is a workaround until scroll pdf export bug is fixed

tablelayout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Signal

B2BI/ONote

Reset

J2-7InputComes from Carrier
RST_OUTJ2-9OutputPS_PROB_B


Signals, Interfaces and Pins

Page properties

Voltage Monitor Circuit

Power Rails

Bank Voltages

Board to Board Connectors

  • This section is optional and only for modules.
  • use "include page" macro and link to the general B2B connector page of the module series, for example: 4 x 5 SoM LSHM B2B Connectors
    Page properties
    hiddentrue
    idComments
    Include Page
    PD:4 x 5 SoM LSHM B2B ConnectorsPD:4 x 5 SoM LSHM B2B Connectors

    Technical Specifications

    Absolute Maximum Ratings

    ...

    anchorTable_TS_AMR
    titleModule absolute maximum ratings.

    ...

    Recommended Operating Conditions

    ...

    anchorTable_TS_AMR
    titleRecommended Operating Conditions.

    ...

    Physical Dimensions

    ...

    anchorFigure_TS_PD
    titlePhysical dimensions drawing

    Notes :

    • For carrier or stand-alone boards use subsection for every connector type (add designator on description, not on the subsection title), for example:
      • SD
      • USB
      • ETH
      • FMC
      • ...
    • For modules which needs carrier use only classes and refer to B2B connector if more than one is used, for example
      • JTAG
      • UART
      • I2C
      • MGT
      • ...

    Board to Board (B2B) I/Os

    TE0728 Module has 3 B2B connectors and every connector has 80 pins (2 row, 40 pins).

    FPGA bank number and number of I/O signals connected to the B2B connector:

    Scroll Title
    anchorTable_SIP_B2B
    titleGeneral PL I/O to B2B connectors information

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    FPGA BankTypeB2B ConnectorI/O Signal CountVoltage LevelNotes
    13HRJ148 Single ended (24 Diff)VCCO_13variable from carrier
    500MIOJ14 Singel ended3.3V
    501MIOJ238 Singel endedVMIO1variable from carrier
    33HRJ334 Single ended (17 Diff)3.3V
    35HR

    J3

    J2

    20 Single ended (10 Diff)

    22 Single ended (11 Diff)

    3.3V


    Ethernet PHY

    Ethernet pins connections to Board to Board (B2B). Ethernet components ETH1 and ETH2 are connected to B2B connector J3.

    Scroll Title
    anchorTable_SIP_B2B_Eth
    titleEthernet PHY B2B connectors.

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    SchematicETH1ETH2DirectionNotes
    CTREFJ3-57J3-25InMagnetics center tap voltage
    TD+J3-58J3-28OutTransfer
    TD-J3-56J3-26Out
    RD+J3-52J3-22InReceive
    RD-J3-50J3-20In
    LED1J3-55J3-23OutLED Yellow on carrier, multiple usage-ACK
    LED2J3-53J3-21Out
    LED3J3-51J3-19OutLED Green on carrier, multiple usage-Link
    POWERDOWN/INTL21R20In
    RESET_NM15R16InActive low PHY Reset


    CAN PHY

    CAN pins connections to Board to Board (B2B).

    Scroll Title
    anchorTable_SIP_B2B_CAN
    titleCAN B2B connectors.

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    SchematicB2BDirectionNotes
    CANH/CANLJ1-2/J1-4Inout/Inout


    JTAG Interface

    JTAG access to the Xilinx XA7Z020 FPGA through B2B connector JM2.

    Scroll Title
    anchorTable_SIP_JTG
    titleJTAG pins connection

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    JTAG Signal

    B2B Pin

    TMSJ2-12
    TDIJ2-10
    TDOJ2-8
    TCKJ2-6


    MIO Pins

    Scroll Title
    anchorTable_OBP_MIOs
    titleMIOs pins

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    MIO PinConnected toB2BNotes
    MIO0MIO0-RTC interrupt
    MIO1...MIO6

    SPI_CS , SPI_DQ0... SPI_DQ3

    SPI_SCK

    -SPI Flash
    MIO7LED RED-LED
    MIO8/MIO9Tx/Rx-CAN Transceiver
    MIO10...MIO13IO_0 ... IO_3J1GPIO
    MIO14/MIO15SCL/SDA-I2C
    MIO16...MIO39-J2GPIO
    MIO40...MIO48CLK, Cmd, Data0...Data3, wp, cdJ2SD
    MIO48PS_MIO48_501J2LED Red on Carrier
    MIO49PS_MIO49_501J2LED Yellow on Carrier
    MIO50PS_MIO49_501J2LED Green on Carrier
    MIO51PS_MIO51_501J2GPIO
    MIO52/MIO53UART_Txd / UART_RxdJ2UART transfer/recieve


    On-board Peripherals

    Page properties
    hiddentrue
    idComments

    Notes :

    • add subsection for every component which is important for design, for example:
      • Two 100 Mbit Ethernet Transceiver PHY
      • USB PHY
      • Programmable Clock Generator
      • Oscillators
      • eMMCs
      • RTC
      • FTDI
      • ...
      • DIP-Switches
      • Buttons
      • LEDs


    Scroll Title
    anchorTable_OBP
    titleOn board peripherals

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Chip/InterfaceDesignatorNotes
    QSPI FlashU13---
    EEPROMU11EEPROM
    RTCU7Real Time Clock
    DDR3 SDRAMU1Volatile Memory
    EthernetU3, U10Two 100 Mbit Ethernet PHY
    CAN TransceiverU16---
    User LEDD4Green LED
    OscillatorsU14, U7, U5Clock Sources


    Quad SPI Flash Memory

    On-board QSPI flash memory is used to store initial FPGA configuration. Besides FPGA configuration, remaining free flash memory can be used for user application and data storage. All four SPI data lines are connected to the FPGA allowing x1, x2 or x4 data bus widths. Maximum data rate depends on the selected bus width and clock frequency.

    Quad SPI Flash (U7) is connected to the Zynq PS QSPI0 interface via PS MIO bank 500.

    Scroll Title
    anchorTable_OBP_SPI
    titleQuad SPI interface MIOs and pins

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    MIO PinSchematicNotes
    MIO1SPI_CS
    MIO2SPI_DQ0/M0
    MIO3SPI_DQ1/M1
    MIO4SPI_DQ2/M2
    MIO5SPI_DQ3/M3
    MIO6SPI_SCK/M4


    RTC 

    The RTC has an I2C Bus (2-wire SerialInterface) and offers temperature compensated time. The STC-Smart Temperature Compensation is calibrated in the factory and leads to a very high time-accuracy.

    RTC interrupt is connected to MIO0 connected to Bank 500 through pin G6.

    Scroll Title
    anchorTable_OBP_I2C_RTC
    titleI2C Address for RTC

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    MIO PinI2C AddressDesignatorNotes
    MIO14...150x56U7Slave address


    EEPROM

    The Microchip Technology Inc. 24xx64 is a 64 Kbit Electrically Erasable PROM. The device is organized as a single block of 8K x 8-bit memory with a 2-wire serial interface. The 24xx64 also has a page write capability for up to 32 bytes of data. Functional address lines allow up to eight devices on the same bus, for up to 512 Kbits address space.

    Scroll Title
    anchorTable_OBP_I2C_EEPROM
    titleI2C address for EEPROM

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    MIO PinI2C AddressDesignatorNotes
    MIO14...150x50U11Slave address


    LEDs

    Scroll Title
    anchorTable_OBP_LED
    titleOn-board LEDs

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    DesignatorColorConnected toActive Level
    D9GreenDONELow
    D8REDMIO7High
    D4GreenBank 33 - V18High


    DDR3 SDRAM

    The TE0728 SoM has a volatile DDR3 SDRAM, 256Mx16bit (512MB), IC for storing user application code and data. Size of DDR3 can be varied in different assembly versions.

    • Part number: NT5CB256M16CP-DIH
    • Supply voltage: 1.5V
    • Organization: 256M x 16 bits

    DDR3 SDRAM can be varied on demand for other assembly options. DDR3 can have density of maximum 512MB due to available addressing. The maximum possible speed for DDR3 SDRAM is 1066 Mb/s.

    Ethernet

    There are two 100 MBit Extreme Temperature Ethernet provided by Texas Instrumen on the board. Datasheet is provided at TI website. Both PHY's are connected with all I/O Pins to FPGA Bank 34 (VCCIO = 3.3V). PHY Clock 25 MHz sources is provided from MEMS Oscillator. There is no sharing of signals for the two PHY's.

    PUDC pin is connected with pull-up to 3.3V those pre-configuration pull-ups are disabled by default. Strapping resistor exist to change the PUDC mode.

    Scroll Title
    anchorTable_OBP_ETH
    titleEthernet PHY to Zynq SoC connections

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    BankSignal NameETH1ETH2Signal Description
    34ETH-RSTM15R16Ethernet reset, active-low.
    34ETH_COLL16P20
    34MDCP16T17

    Ethernet management clock.

    34MDIOM16T16Ethernet management data.
    34ETH_TX_D0J22N22Ethernet transmit data 0. Output to Ethernet PHY.
    34ETH_TX_D1M17P21Ethernet transmit data 1. Output to Ethernet PHY.
    34ETH_TX_D2K21P22Ethernet transmit data 2. Output to Ethernet PHY.
    34ETH_TX_D3M22R21Ethernet transmit data 3. Output to Ethernet PHY.
    34ETH_TX_ENJ21M21Ethernet transmit enable.
    34ETH_RX_D0L17R18Ethernet receive data 0. Input from Ethernet PHY. 
    34ETH_RX_D1K18R19Ethernet receive data 1. Input from Ethernet PHY. 
    34ETH_RX_D2J18T18Ethernet receive data 2. Input from Ethernet PHY. 
    34ETH_RX_D3J20T19Ethernet receive data 3. Input from Ethernet PHY. 
    34ETH_RX_DVN17P15Ethernet receive data valid.


    CAN Transceiver

    Controller Area Network (CAN) transceivers are designed for use with the Texas Instruments TMS320Lx240x 3.3-V DSPs with CAN controllers. The datasheet is available in TI website. Each CAN transceiver is designed to provide differential transmit capability to the bus and differential receive capability to a CAN controller at speeds up to 1 Mbps. 

    Scroll Title
    anchorTable_OBP_CAN
    titleCAN Tranciever interface MIOs

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    BankSignal nameNotes
    500D - TxDriver Input
    500R - RxReciever Output


    Oscillators

    Scroll Title
    anchorTable_OBP_CLK
    titleOsillators

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    DesignatorDescriptionFrequencyUsed as
    U14MEMS Oscillator50 MHzPS_CLK
    U5MEMS Oscillator25 MHzEthernet PHY Clock
    U7RTC (internal oscillator)32.768 KHzCLKOUT of RTC is not connected


    Power and Power-On Sequence

    Power Supply

    Power supply with minimum current capability of 2.5A for system startup is recommended.

    Power Consumption

    Scroll Title
    anchorTable_PWR_PC
    titlePower Consumption

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Power Input PinTypical Current
    VINTBD*


    * TBD - To Be Determined

    Power Distribution Dependencies

    Scroll Title
    anchorFigure_PWR_PD
    titlePower Dependencies


    Scroll Ignore

    draw.io Diagram
    borderfalse
    viewerToolbartrue
    fitWindowfalse
    diagramNameTE7028_PWR_PD
    simpleViewerfalse
    linksauto
    tbstylehidden
    lboxfalse
    diagramWidth641
    revision8


    Scroll Only

    Image Added


    Power on Sequence

    The TE07028 SoM meets the recommended criteria to power up the Xilinx Zynq properly by keeping a specific sequence of enabling the on-board DC-DC converters and regulators dedicated to the particular functional units of the Zynq chip and powering up the on-board voltages. When the U8 and U9 generates PWRGD signal, it turns on the U4 which generates PWRGD_3.3V, it turns on the U6 and it generates PWROK signal which is connected to MR. Whenever the supply voltage for U12 drops down below the threshold it resets the system. Actually it resets the system when all regulators are working.

    Scroll Title
    anchorFigure_PWR_PS
    titlePower On Sequence


    Scroll Ignore
    scroll-pdftrue
    scroll-officetrue
    scroll-chmtrue
    scroll-docbooktrue
    scroll-eclipsehelptrue
    scroll-epubtrue
    scroll-htmltrue

    draw.io Diagram
    borderfalse
    viewerToolbartrue
    fitWindowfalse
    diagramNameTE0728_PWR_PS
    simpleViewerfalse
    linksauto
    tbstylehidden
    lboxtrue
    diagramWidth649
    revision7


    Scroll Only
    scroll-pdftrue
    scroll-officetrue
    scroll-chmtrue
    scroll-docbooktrue
    scroll-eclipsehelptrue
    scroll-epubtrue
    scroll-htmltrue

    Image Added


    Voltage Monitor Circuit

    The microprocessor supervisory circuits monitor system voltages asserting an open-drain RESET signal when the SENSE voltage drops below a preset threshold or when the manual reset (MR) pin drops to a logic low. The RESET output remains low for the user adjustable delay time after the SENSE voltage and MR return above their thresholds. Datasheet is available in Texas Instruments website.

    Scroll Title
    anchorFigure_PWR_VMC
    titleVoltage Monitor Circuit


    Scroll Ignore
    scroll-pdftrue
    scroll-officetrue
    scroll-chmtrue
    scroll-docbooktrue
    scroll-eclipsehelptrue
    scroll-epubtrue
    scroll-htmltrue

    draw.io Diagram
    borderfalse
    viewerToolbartrue
    fitWindowfalse
    diagramNameTE0728_PWR_VMC
    simpleViewerfalse
    linksauto
    tbstylehidden
    lboxtrue
    diagramWidth644
    revision4



    Scroll Only
    scroll-pdftrue
    scroll-officetrue
    scroll-chmtrue
    scroll-docbooktrue
    scroll-eclipsehelptrue
    scroll-epubtrue
    scroll-htmltrue

    Image Added


    Power Rails

    Scroll Title
    anchorTable_PWR_PR
    titleModule power rails.

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Power Signal

    B2B

    JM1 Pin

    B2B

    JM2 Pin

    B2B

    JM3 Pin

    DirectionNotes
    VIN1,3--InputSupply voltage from carrier board.
    VCCO_1339--Input
    VBATT-1-OutputRTC Supply voltage
    3.3V19425,57OutputInternal 3.3V voltage level.
    VMIO

    -

    2
    InputVariable and supplied by carrier

    1.8V

    -5-OutputInternal 1.8V voltage level.


    Bank Voltages

    Scroll Title
    anchorTable_PWR_BV
    titleZynq SoC bank voltages.

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Bank          

    Schematic Name

    Voltage

    I/O TypeNotes
    500VCCO_MIO0_5003.3VMIO
    501

    VCCO_MIO1_501

    2.5V or 3.3VMIOsupplied by carrier.
    502VCCO_DDR_5021.5VDDR3
    13VCCO_131.8V or 3.3VHRSupplied by the carrier board. J1
    333.3V3.3VHRSupplied by carrier board. J3
    343.3V3.3VHR


    353.3V3.3VHR

    Supplied by the carrier board. J2, J3


    Board to Board Connectors

    Page properties
    hiddentrue
    idComments
    • This section is optional and only for modules.
    • use "include page" macro and link to the general B2B connector page of the module series, for example: 4 x 5 SoM LSHM B2B Connectors

      Include Page
      6 x 6 SoM LSHM B2B Connectors
      6 x 6 SoM LSHM B2B Connectors

    Include Page
    6 x 6 SoM TEM and SEM B2B Connectors
    6 x 6 SoM TEM and SEM B2B Connectors

    Technical Specifications

    Absolute Maximum Ratings

    Scroll Title
    anchorTable_TS_AMR
    titleAbsolute maximum ratings

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    SymbolsMinMaxUnitDescription
    VIN supply voltage-0.365VTPS54260-Q1 datasheets.
    VMIO-0.53.6VPS MIO I/O supply voltage
    VCCO-0.53.6VPL supply voltage for HR I/O banks
    Storage Temperature-40+85°C


    Recommended Operating Conditionse

    Scroll Title
    anchorTable_TS_ROC
    titleRecommended operating conditions

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    SymbolMinMaxUnitsReference Document
    VIN supply voltage3.560VTPS54260-Q1 datasheets.
    VMIO1.713.465VSee Xilinx DS187 data sheet.
    VCCO1.143.465VSee Xilinx DS187 datasheet.
    Operating Temperature-40+105°C


    Physical Dimensions

    • Module size: 60 mm × 60 mm.  Please download the assembly diagram for exact numbers.

    • Mating height with standard connectors: 7 mm.

    • PCB thickness: 1.6 mm.

    Scroll Title
    anchorFigure_TS_PD
    titlePhysical Dimension


    Scroll Ignore

    draw.io Diagram
    borderfalse
    viewerToolbartrue
    fitWindowfalse
    diagramNameTE0728_MC1
    simpleViewertrue
    linksauto
    tbstylehidden
    lboxfalse
    diagramWidth632
    revision22


    Scroll Only
    scroll-pdftrue
    scroll-officetrue
    scroll-chmtrue
    scroll-docbooktrue
    scroll-eclipsehelptrue
    scroll-epubtrue
    scroll-htmltrue

    Image Added


    Currently Offered Variants 

    ...

    Page properties
    hiddentrue
    idComments

    ...

    Scroll Title
    anchorTable_VCP_SO
    titleTrenz Electronic Shop Overview

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefaultstylewidthsdefault
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Trenz shop TE0xxx TE0728 overview page
    English pageGerman page


    Revision History

    Hardware Revision History

    Product changes can be seen in PCN page.

    Hardware Revision Number
    Scroll Title
    anchorTable_RH_HRH
    titleHardware Revision History

    Scroll Table Layout
    style
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    widthssortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    DateRevisionNotePCNDocumentation Link
    -01Prototypes--
    Scroll Title
    Changes

     2016-08-18

    04
    • U1 DDR3 IC changed from NT5CB256M16CP-DIH to NT5CC256M16CP-DIH
    • Net DDR3-ODT0: added series resistor R55
    • Added Traceability pad
    • Net PS-POR-B: added pull-down resistor R56
     2015-12-0103
    • ...
    2015-06-1202
    • ...
    2015-03-0301
    • ...
    anchorFigure_RH_HRN
    title


    Hardware revision number is printed on the PCB board next to the module model number separated by the dash.

    ...

    Page properties
    hiddentrue
    idComments
    • Note this list must be only updated, if the document is online on public doc!
    • It's semi automatically, so do following
      • Add new row below first

      • Copy "Page Information Macro(date)" Macro-Preview, Metadata Version number, Author Name and description to the empty row. Important Revision number must be the same as the Wiki document revision number Update Metadata = "Page Information Macro (current-version)" Preview+1 and add Author and change description. --> this point is will be deleted on newer pdf PDF export template

      • Metadata is only used of compatibility of older exports

    ...

    Scroll Title
    anchorTable_RH_DCH
    titleDocument change history.

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefaultstyle
    widthssortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    DateRevisionContributorDescription

    Page info
    infoTypeModified date
    dateFormatyyyy-MM-dd
    typeFlat

    Page info
    infoTypeCurrent version
    prefixv.
    typeFlat
    showVersionsfalse

    Page info
    infoTypeModified by
    typeFlat
    showVersionsfalse

    change list

    • smale style update

    2019-05-16v. 367Pedram Babakhani
    • initial release

    --

    all

    Page info
    infoTypeModified users
    typeFlat
    showVersionsfalse

    • --


    ...