Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

HTML
<!-- tables have all same width (web max 1200px and pdfPDF full page(640px), flexible width or fix width on menu for single column can be used as before) -->
<style>
.wrapped{
  width: 100% !important;
  max-width: 1200px !important;
 }
</style>

...

Page properties
hiddentrue
idComments

Important General Note:

  • If some section is configurable and depends on Firmware, please refer to the addition page (for example CPLD). If not available, add note, that this part is configurable
  • Designate all graphics and pictures with a number and a description, Use "Scroll Title" macro

    • Use "Scroll Title" macro for pictures and table labels. Figure number must be set manually at the moment (automatically enumeration is planned by scrollPDF)
      • Figure template:

        Scroll Title
        anchorFigure_anchorname
        titleText


        Scroll Ignore

        Create DrawIO object here: Attention if you copy from other page, objects are only linked.


        Scroll Only

        image link to the generate DrawIO PNG file of this page. This is a workaround until scroll pdf PDF export bug is fixed



      • Table template:

        • Layout macro can be use for landscape of large tables

      • Scroll Title
        anchorTable_tablename
        titleText

        Scroll Table Layout
        orientationportrait
        sortDirectionASC
        repeatTableHeadersdefaultstyle
        widthssortByColumn1
        sortEnabledfalse
        cellHighlightingtrue

        ExampleComment
        12



    • The anchors of the Scroll Title should be named consistant consistent across TRMs. A An incomplete list of examples is given below

      • <type>_<main section>_<name>

        • type: Figure, Table
        • main section:
          • "OV" for Overview
          • "SIP" for Signal Interfaces and Pins,
          • "OBP" for On board Peripherals,
          • "PWR" for Power and Power-On Sequence,
          • "B2B" for Board to Board Connector,
          • "TS" for Technical Specification
          • "VCP" for Variants Currently in Production
          •  "RH" for Revision History
        • name: custom, some fix names, see below
      • Fix names:
        • "Figure_OV_BD" for Block Diagram

        • "Figure_OV_MC" for Main Components

        • "Table_OV_IDS" for Initial Delivery State

        • "Table_PWR_PC" for Power Consumption

        • "Figure_PWR_PD" for Power Distribution
        • "Figure_PWR_PS" for Power Sequence
        • "Figure_PWR_PM" for Power Monitoring
        • "Table_PWR_PR" for Power Rails
        • "Table_PWR_BV" for Bank Voltages
        • "Table_TS_AMR" for Absolute_Maximum_Ratings

        • "Table_TS_ROC" for Recommended_Operating_Conditions

        • "Figure_TS_PD" for Physical_Dimensions
        • "Table_VCP_SO" for TE_Shop_Overview
        • "Table_RH_HRH" for Hardware_Revision_History

        • "Figure_RH_HRN" for Hardware_Revision_Number
        • "Table_RH_DCH" for Document_Change_History
    • Use Anchor in the document: add link macro and add "#<anchorname>
    • Refer to Anchror from external : <page url>#<pagename without space characters>-<anchorname>

...

Page properties
hiddentrue
idComments

Note for Download Link of the Scroll ignore macro:


Scroll Ignore

Download PDF version of this document.


Scroll pdf ignore

Table of Contents

Table of Contents

...

Trenz Electronic TE0728 is an automotive-grade FPGA module integrating an Automotive Xilinx  Zynq-7 FPGA, two 100 Mbit Ethernet transceivers (PHY) , DDR3L SDRAMDDR3 SDRAM, QSPI Flash memory for configuration and operation, and powerful switching-mode power supplies for all on-board voltages. Numerous configurable I/Os are provided via rugged high-speed strips. 

...

Page properties
hiddentrue
idComments
    • Note:
  • Xilinx
  • XA7Z020
  • XC7Z020-1CLG484Q (Automotive) [XA7Z014S is available on other assembly options]
    • Rugged for shock and high vibration
    • Dimensions: 6 x 6 cm
    • Temperature range: Automotive
      • Package: CL/CLG484
      • Speed Grade: -1
      • Temperature Grade: Expanded (-40 to +128 °C)
    • Dual-Core ARM Cortex-A9 MPCore
    • 2 x 100 MBit Ethernet transceiver (PHY)
    • DDR3L SDRAM, 16-bit-width [different size is
    • DDR3 SDRAM, up to 512MB, up to 1066 Mb/s, connected to PS  [different size is available on other assembly options]
    • QSPI Flash memory (with XiP support) [different size is available on other assembly options]
    • Programmable SIT8918A , PS clock generator
    • 2 Kbit serial EEPROM
    • Three user LEDs
    • CAN transceiver (PHY)
    • Temperature compensated RTC (real-time clock)
    • 2 x 100 MBit Ethernet transceiver (PHY)
    • Board to Board (B2B)
      • Plug-on module with 3 x 80-pin Samtec Micro Tiger Eye(TM) high-speed connectors
    • 76 single ended
    • I/O
    • , 24 LVDS pairs (48 I/O) and 42 MIO available on board-to-board connectorsCAN transceiver (PHY)
    • Interface
      • 42x MIO
      • 200x HR
      • 128x PS IO
      • 0x GTP Transceiver
      • 0x GTX Transceiver
    • Power Supply
      • 12 V power supply with watchdog
    • Others:
      • Dimensions: 6 x 6 cm
      • Rugged for shock and high vibration
      • On-board high-efficiency DC-DC converters
      • System management and power sequencing
      • eFUSE bit-stream encryption
      • AES bit-stream encryption
    • Temperature compensated RTC (real-time clock)
    • Three user LEDs
      • Evenly-spread supply pins for good signal integrity

    Depending on the customer design, additional cooling might be required.


    Block Diagram

    Scroll Title
    anchorFigure_OV_BD
    titleTE0728 block diagram


    Scroll Ignore

    draw.io Diagram
    borderfalse
    viewerToolbartrue
    fitWindowfalsediagramDisplayName
    lboxtrue
    revision14
    diagramNameTE0728_OV_BD
    simpleViewerfalse
    widthlinksauto
    tbstylehidden
    diagramWidthlboxtrue
    diagramWidth641
    revision25


    Scroll Only


    Main Components

    Page properties
    hiddentrue
    idComments

    Notes :

    • |Picture of the PCB (top and bottom side) with labels of important components
    • Add List below

    ...

    Scroll Title
    anchorFigure_OV_MC
    titleTE0728 main components


    Scroll Ignore

    draw.io Diagram
    borderfalse
    viewerToolbartrue
    fitWindowfalsediagramDisplayName
    lboxfalse
    revision44
    diagramNameTE0728_MC2
    simpleViewertrue
    width640
    linksauto
    tbstylehidden
    lboxfalse
    diagramWidth633
    revision117350


    Scroll Only
    scroll-pdftrue
    scroll-officetrue
    scroll-chmtrue
    scroll-docbooktrue
    scroll-eclipsehelptrue
    scroll-epubtrue
    scroll-htmltrue



    ...

    1. DDR3 SDRAM, U1
    2. Xilinx Automotive XA7Z020-1CLG484Q ,U2
    3. 100 MBit Ethernet transceiver, U3
    4. 100 MBit Ethernet transceiver, U10
    5. User LED Green, D4
    6. Real Time Clock, U7
    7. Standard Clock Oscillators, U5
    8. 64 Kbit I2C EEPROM, U11
    9. CAN Tranceiver, U16
    10. QSPI NOR Flash memory, U13
    11. Standard Clock Oscillators, U14
    12. Low-Quiescent-Current Programmable Delay Supervisory Circuit, U15
    13. Low-Quiescent-Current Programmable Delay Supervisory Circuit, U12
    14. B2B connector , JM2
    15. B2B connector , JM3
    16. B2B connector , JM1

    FPGA (U2), DDR3 SDRAM (U1) and QSPI (U13) can be  varied on other assembly option, for more information contact us. 

    ...

    Scroll Title
    anchorTable_OV_IDS
    titleInitial delivery state of programmable devices on the module

    Scroll Table Layout
    widths
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefaultstyle
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Storage Device

    Symbol

    Content

    Quad SPI Flash

    U13

    Not Programmed

    EEPROMU11Not Programmed


    ...

    Page properties
    hiddentrue
    idComments
    • Overview of Boot Mode, Reset, Enables,

    Boot Mode


    Scroll Title
    anchorTable_OV_BP
    titleBoot process.

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefaultstyle
    widthssortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Signal

    FPGA BankPinB2BSignal StateBoot Mode

    Boot_R

    500

    E4

    J2-11

    Low

    QSPI

    HighSD Card



    Scroll Title
    anchorTable_OV_RST
    titleReset process.

    Zynq-7020SoC  includes a reset that is driven by the reset system. Hardware resets are driven by the power-on reset signal (Reset) connected to carrier and the system reset signal (PS_SRST_B)  connected to VMIO, it means after power on the PS will be reset.

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Signal

    Scroll Title
    anchorTable_OV_RST
    titleReset process.
    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    stylewidths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Signal

    B2BI/ONote

    Reset

    J2-7InputComes from Carrier
    RST_OUTJ2-9OutputPS_PROB_B


...

Board to Board (B2B) I/Os

TE0728 Module has 3 B2B connectors and every connector has 80 pins (2 row, 40 pins).

FPGA bank number and number of I/O signals connected to the B2B connector:

Scroll Title
anchorTable_SIP_B2B
titleGeneral PL I/O to B2B connectors information

Scroll Table Layout
style
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
widthssortByColumn1
sortEnabledfalse
cellHighlightingtrue

FPGA BankTypeB2B ConnectorI/O Signal CountVoltage LevelNotes
13HRJ148 Single
-end
ended (24 Diff)VCCO_13variable from carrier
500MIOJ14
Single end
Singel ended3.3V
501MIOJ238
Single end
Singel endedVMIO1variable from carrier
33HRJ334 Single
end
ended (17 Diff)3.3V
35HR

J3

J2

20 Single

end

ended (10 Diff)

22 Single

end

ended (11 Diff)

3.3V


Ethernet PHY

Ethernet pins connections to Board to Board (B2B). Ethernet components ETH1 and ETH2 are connected to B2B connector J3.

Scroll Title
anchorTable_SIP_B2B_Eth
titleEthernet PHY B2B connectors.

Scroll Table Layout
widths
orientationportrait
sortDirectionASC
repeatTableHeadersdefaultstyle
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

SchematicETH1ETH2Direction
Pullup
Notes
CTREFJ3-57J3-25InMagnetics center tap voltage
TD+J3-58J3-28Out
on-board
Transfer
TD-J3-56J3-26Out
on-board

RD+J3-52J3-22In
on-boardRecieve
Receive
RD-J3-50J3-20In
on-board

LED1J3-55J3-23Out
on-board
LED Yellow on carrier, multiple usage-ACK
LED2J3-53J3-21Out
on-board

LED3J3-51J3-19Out
on-board
LED Green on carrier, multiple usage-Link
POWERDOWN/INTL21R20In
on-chip

RESET_NM15R16In
on-chip
Active low PHY Reset


CAN PHY

CAN pins connections to Board to Board (B2B).

Scroll Title
anchorTable_SIP_B2B_CAN
titleCAN B2B connectors.

Scroll Table Layout
widths
orientationportrait
sortDirectionASC
repeatTableHeadersdefaultstyle
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

MIO Pin
SchematicB2BDirectionNotes
CANH/CANLJ1-2/J1-4-Inout/InoutTX/RXMIO8/MIO9Out/In


JTAG Interface

JTAG access to the Xilinx XA7Z020 FPGA through B2B connector JM2.

Scroll Title
anchorTable_SIP_JTG
titleJTAG pins connection

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefaultstyle
widthssortByColumn1
sortEnabledfalse
cellHighlightingtrue

JTAG Signal

B2B Pin

TMSJ2-12
TDIJ2-10
TDOJ2-8
TCKJ2-6


...

Scroll Title
anchorTable_OBP_MIOs
titleMIOs pins

Scroll Table Layout
widths
orientationportrait
sortDirectionASC
repeatTableHeadersdefaultstyle
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

MIO PinConnected toB2BNotes
MIO0MIO0-RTC interrupt
MIO1...MIO6

SPI_CS , SPI_DQ0... SPI_DQ3

SPI_SCK

-SPI Flash
MIO7LED RED-LED
MIO8/MIO9Tx/Rx-CAN Transceiver
MIO10...MIO13IO_0 ... IO_3J1GPIO
MIO14/MIO15SCL/SDA-I2C
MIO16...MIO27MIO39-J2GPIO
MIO28MIO40...MIO39MIO48CLK, Cmd, Data0Tx_clk, Txd0...Txd3, Tx_ctl

Rx_clk, Rxd0...Rxd3, Rx_ctl

J2ETHMIO40...MIO48CLK, Cmd, Data0...Data3, wp, cdJ2Data3, wp, cdJ2SD
MIO48PS_MIO48_501J2LED Red on Carrier
MIO49PS_MIO49_501J2LED Yellow on Carrier
MIO50PS_MIO49_501J2LED Green on Carrier
MIO51PS_MIO51_501J2GPIO
MIO52/MIO53UART_Txd / UART_RxdJ2UART transfer/recieve


...

Page properties
hiddentrue
idComments

Notes :

  • add subsection for every component which is important for design, for example:
    • Two 100 Mbit Ethernet Transciever Transceiver PHY
    • USB PHY
    • Programmable Clock Generator
    • Oscillators
    • eMMCs
    • RTC
    • FTDI
    • ...
    • DIP-Switches
    • Buttons
    • LEDs

...

Scroll Title
anchorTable_OBP
titleOn board peripherals

Scroll Table Layout
widths
orientationportrait
sortDirectionASC
repeatTableHeadersdefaultstyle
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Chip/InterfaceDesignatorNotes
QSPI FlashU13---
EEPROMU11EEPROM
RTCU7Real Time Clock
DDR3 SDRAMU1Volatile Memory
EthernetU3, U10Two 100 Mbit Ethernet PHY
CAN TransceiverU16---
User LEDD4Green LED
OscillatorsU14, U7, U5Clock Sources


Quad SPI Flash Memory

On-board QSPI flash memory is used to store initial FPGA configuration. Datasheet is provided in Texas Instruments. Besides FPGA configuration, remaining free flash memory can be used for user application and data storage. All four SPI data lines are connected to the FPGA allowing x1, x2 or x4 data bus widths. Maximum data rate depends on the selected bus width and clock frequency.

...

Scroll Title
anchorTable_OBP_SPI
titleQuad SPI interface MIOs and pins

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefaultstyle
widthssortByColumn1
sortEnabledfalse
cellHighlightingtrue

PinU13-A1U13-F6
MIO PinSchematicNotes
MIO1SPI_CS
MIO2SPI_DQ0/M0U13-A2
MIO3SPI_DQ1/M1
MIO4SPI_DQ2/M2U13-E4
MIO5MIO5SPI_DQ3/M3U13-A3
MIO6SPI_SCK/M4U13-A4


RTC 

The RTC has an I2C Bus (2-wire SerialInterface) and offers temperature compensated time. The STC-Smart Temperature Compensation is calibrated in the factory and leads to a very high time-accuracy.

RTC intruppt interrupt is connected to MIO0 connected to Bank 500 through pin G6.

Scroll Title
anchorTable_OBP_I2C_RTC
titleI2C Address for RTC

Scroll Table Layout
widths
orientationportrait
sortDirectionASC
repeatTableHeadersdefaultstyle
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

MIO PinI2C AddressDesignatorNotes
MIO14...15
0x68
0x56U7
---
Slave address


EEPROM

The Microchip Technology Inc. 24xx64 is a 64 Kbit Electrically Erasable PROM. The device is organized as a single block of 8K x 8-bit memory with a 2-wire serial interface. The 24xx64 also has a page write capability for up to 32 bytes of data. Functional address lines allow up to eight devices on the same bus, for up to 512 Kbits address space.

Scroll Title
anchorTable_OBP_I2C_EEPROM
titleI2C address for EEPROM

Scroll Table Layout
style
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
widthssortByColumn1
sortEnabledfalse
cellHighlightingtrue

MIO PinI2C AddressDesignatorNotes
MIO14...150xA00x50U11---Slave address


LEDs

Scroll Title
anchorTable_OBP_LED
titleOn-board LEDs

Scroll Table Layout
style
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
widthssortByColumn1
sortEnabledfalse
cellHighlightingtrue

DesignatorColorConnected toActive Level
D9GreenDONELow
D8REDMIO7High
D4GreenBank 33 - V18High


...

The TE0728 SoM has a volatile DDR3 SDRAM, 256Mx16bit (512MB), IC for storing user application code and data. Size of DDR3 can be varied in different assembly versions. 

Ethernet

  • Part number: NT5CB256M16CP-DIH
  • Supply voltage: 1.5V
  • Organization: 256M x 16 bits

DDR3 SDRAM can be varied on demand for other assembly options. DDR3 can have density of maximum 512MB due to available addressing. The maximum possible speed for DDR3 SDRAM is 1066 Mb/s.

Ethernet

There are two 100 MBit Extreme Temperature Ethernet provided by Texas Instrumen on the board. Datasheet is provided at TThere are two 100 MBit Extreme Temperature Ethernet provided by Texas Instrument on the board. Datasheet is provided at TI website. Both PHY's are connected with all I/O Pins to FPGA Bank 34 (VCCIO = 3.3V). PHY Clock 25 MHz source sources is provided from MEMS Oscillator. There is no sharing of signals for the two PHY's.

...

Scroll Title
anchorTable_OBP_ETH
titleEthernet PHY to Zynq SoC connections

Scroll Table Layout
style
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
widthssortByColumn1
sortEnabledfalse
cellHighlightingtrue

Bank
Schematic
Signal NameETH1ETH2
Pullup
Signal Description
NotesJ3
34
CTREF
ETH-
57
RST
J3-25Magnetics center tap voltageTD+J3-58J3-28on-boardTD-J3-56J3-26on-boardRD+J3-52J3-22on-boardRD-J3-50J3-20on-boardLED1J3-55J3-23on-boardLED Yellow on Carrier - ACKLED2J3-53J3-21on-boardSpeedLED3J3-51J3-19on-boardLED Green on Carrier- LinkPOWERDOWN/INTL21R20on-chipRESET_NM15R16on-chip