Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

Pin NameModeFunctionDefault Configuration
PGOODOutputPower goodActive high when all on-module power supplies are working properlyPower Good Pin is zero, if RESIN, EN1, PG_SENSE or PG_DDR_PWR are low, else high impedance. EN1 is also used to enable 1V Power (connected directly outside of the CPLD).
JTAGENInputJTAG selectLow for normal operation, high for System Controller CPLD access.
EN1InputPower EnableWhen forced low, pulls PROG_B low to emulate power on reset.
RESIN

When forced low, pulls PROG POR_B low to emulate power on reset.
NOSEQ-No functionNot used.
MODE-No functionNot used.

Note: Pin functionality depends on the running CPLD Firmware, newest one is described here TE0713 CPLD

On-board LEDs

The TE0713-01 module has one LED which is connected to the System Controller CPLD. Once FPGA configuration has completed, it can be used by the user's design. 

...

On-board Si5338 clock generator chip is used to generate clocks with 25 MHz oscillator connected to the pin IN3 as input reference. There is a I2C bus connection between the FPGA bank 14 (master) and clock generator chip (slave) which can be used to program output frequencies. See the reference design for more information.

CLK OutputFPGA BankFPGA PinIO StandardNet NameDefault FreqNote
CLK0 ------N.C.
CLK1-- ----

N.C.

CLK2216F6/E6AutoMGT_CLK0_P/N125 MHzGTP transceiver clock.
CLK335H4/G4LVDSPLL_CLK_P/N200 MHz

AC coupled, board termination

On-board Peripherals

32 MByte Quad SPI Flash Memory

...

System Controller CPLD (Lattice Semiconductor MachXO2-256HC, U3) is used to control FPGA configuration process. The FPGA is held in reset (by driving the PROG_B signal low) until all power supplies have stabilized.

By driving signal RESIN to low you can reset the FPGA. This signal can be driven from the user’s baseboard PCB via the B2B connector JM2 pin 18.

Input EN1 is also gated to FPGA reset, should be open or pulled up for normal operation. By driving EN1 low, on-board DC-DC converters will be not turned off.

...

CPLD Firmware description:

DDR3L SDRAM

The TE0713-01 SoM has two 4 Gbit volatile DDR3 SDRAM ICs (U15 and U19) for storing user application code and data.

...

TE0713-01 is equipped with the FTDI FT600Q high performance USB 3.0-to-FIFO interface bridge chip.

FTDI doesn't support 245 Synchronous FIFO mode on TE0713, please use FT60X Chip Configuration Programmer to change Mode into  “Multi-Channel FIFO mode”.

Info
SSTX_P and SSTX_N ar swapped on the PCB,this will be corrected automatically on link training on USB3


Power and Power-On Sequence

...

Date

Revision

Contributors

Description

Page info
modified-date
modified-date
dateFormatyyyy-MM-dd

Page info
infoTypeCurrent version
prefixv.
typeFlat



Page info
infoTypeModified by
typeFlat

  • Note USB3
2019-07-03v.13John Hartfiel
  • History bugfix
  • Correction of System Controller IO description
2018-10-24v.11John Hartfiel
  • Note USB3

2018-09-19

v.9John Hartfiel
  • add default SI5338 clk table

2018-06-07

v.8John Hartfiel
  • Replace replace B2B connector section
2017-05-28v.6Jan Kumann
  • Absolute and recommended ratings added.
  • Main components section improved. New top PCB image.
  • Power rails section improved.
  • New physical dimensions images.
2017-02-07

v.1

Jan Kumann
  • Initial document.
--all

Page info
infoTypeModified users
typeFlat

  • --

Disclaimer

Include Page
IN:Legal Notices
IN:Legal Notices