Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

  • Mini-ITX form factor, PC Enclosure compatible
  • ATX power supply connector
  • Optional 12V standard power plug
  • Headers
    • Intel 10-pin HDA Audio
    • Intel 9-pin Power-/Reset-Button, Power-/HD-LED
    • PC-BEEPER
  • On-board Power- / Reset-Switches
  • 2x Configuration 4-bit DIP-switches
  • 2x Optional 4-wire PWM fan connectors
  • PCIe Slot - one PCIe lane (16 lane connector)
  • CAN FD Transceiver (10 Pin IDC connector and 6-pin header)
  • 4x On-board configuration EEPROMs (1x Microchip 24LC128-I/ST, 3x  Microchip 24AA025E48T-I/OT)
  • Dual SFP+ Connector (2x1 Cage)
  • One Display-Port (single lane)
  • One SATA Connector
  • 2x USB3.0 A Connector (Superspeed Host Port (Highspeed at USB2.0))
  • 1x USB3.0 on-board header with two ports
  • FMC HPC Slot (FMC_VADJ max. VCCIO)
  • FMC Fan
  • Gigabit Ethernet RGMII PHY with RJ45 MegJack
  • All Carrier Board peripherals' I²C-interfaces muxed to MPSoC's I²C-interface on PS bank 503
  • Quad programmable PLL clock generator SI5338A
  • 2x SMA coaxial connectors for clock signals
  • MicroSD- / MMC-Card Socket (bootable)
  • 32 Gbit on-board eMMC memory (8 banks a 4 Gbit)
  • Two System Controller CPLDs Lattice MachXO2 1200 HC
  • One Samtec FireFly (4 GT lanes bidirectional)
  • One Samtec FireFly connector for reverse loopback
  • 2x JTAG/UART header ('XMOD FTDI JTAG Adapter'-compatible) for programming MPSoC and SC CPLDs
  • 20 Pin ARM JTAG Connector (PS JTAG0)
  • 3x PMOD connector (GPIO's and I²C interface to SC CPLDs / MPSoC module
  • Carrier SC CPLD managing power-up sequence of MPSoC module
  • On-board DCDC PowerSoCs

...

The I/O signals are routed from the FPGA banks as LVDS-pairs to the connector:

FPGA BankI/O Signal CountLVDS-pairs countVCCO bank VoltageReference Clock Input from FMC ConnectorNotes
Bank 482010FMC_VADJ

1 reference clock signal from FMC connector
J5 (pins J5-G2, J5-G3) to bank's pins B48_L6_P / B48_L6_N

-
Bank 644623FMC_VADJ

1 reference clock signal from FMC connector
J5 (pins J5-H4, J5-H5) to bank's pins B64_L14_P / B64_L14_N

bank's VREF-pin connected to FMC connector pin J5-H1 (VREF_A_M2C)

Bank 654623FMC_VADJ-bank's VREF-pin connected to FMC connector pin J5-H1 (VREF_A_M2C)
Bank 664824FMC_VADJ-bank's VREF-pin connected to FMC connector pin J5-H1 (VREF_A_M2C)

Table 2: FMC connector pin-outs of available logic banks of the MPSoC

The MGT-banks have also clock input-pins which are exposed to the FMC connector. Following MGT-lanes are available on the FMC connectors J5:

GT BankTypeCount of MGT LanesSchematic Names / Connector PinsMGT Bank's Reference Clock Inputs from FMC Connector
228GTH4 GTH lanes

B228_RX3_P, B228_RX3_N, pins J5-A10, J5-A11
B228_TX3_P, B228_TX3_N, pins J5-A30, J5-A31

B228_RX2_P, B228_RX2_N, pins J5-A6, J5-A7
B228_TX2_P, B228_TX2_N, pins J5-A26, J5-A27

B228_RX1_P, B228_RX1_N, pins J5-A2, J5-A3
B228_TX1_P, B228_TX1_N, pins J5-A22, J5-A23

B228_RX0_P, B228_RX0_N, pins J5-C6, J5-C7
B228_TX0_P, B228_TX0_N, pins J5-C2, J5-C3

1 reference clock signal (B228_CLK0) from FMC connector
J5 (pins J5-D4, J5-D5) to bank's pins R8/R7

229GTH4 GTH lanes

B229_RX3_P, B229_RX3_N, pins J5-B12, J5-B13
B229_TX3_P, B229_TX3_N, pins J5-B32, J5-B33

B229_RX2_P, B229_RX2_N, pins J5-B16, J5-B17
B229_TX2_P, B229_TX2_N, pins J5-B36, J5-B37

B229_RX1_P, B229_RX1_N, pins J5-A18, J5-A19
B229_TX1_P, B229_TX1_N, pins J5-A38, J5-A39

B229_RX0_P, B229_RX0_N, pins J5-A14, J5-A15
B229_TX0_P, B229_TX0_N, pins J5-A34, J5-A35

1 reference clock signal (B229_CLK0) from FMC connector
J5 (pins J5-B20, J5-B21) to bank's pins L8/L7

230GTH2 GTH lanes

B230_RX1_P, B230_RX1_N, pins J5-B4, J5-B5
B230_TX1_P, B230_TX1_N, pins J5-B24, J5-B25

B230_RX0_P, B230_RX0_N, pins J5-B8, J5-B9
B230_TX0_P, B230_TX0_N, pins J5-B28, J5-B29

-

Table 2: FMC connector pin-outs of available MGT-lanes of the MPSoC

The FMC connector provides pins for reference clock output to the Mezzanine module:

Clock Signal Schematic Name
FMC Connector PinsClock SourceNotes
FMCCLK2_P /
FMCCLK2
_N
J5-K4 / J5-K5Carrier Board PLL SI5338A U35, CLK2-
FMCCLK3_P /
FMCCLK3
_N
J5-J2 / J5-J3Carrier Board PLL SI5338A U35, CLK3-

Table 3: FMC connector pin-outs for reference clock output

The FMC connector provides further interfaces like 'JTAG' and 'I²C' to the System Controller CPLD:

Interfaces I/O Signal CountPin schematic Names / FMC PinsConnected toNotes
JTAG5

FMC_TCK, pin J5-D29

FMC_TMS, pin J5-D33

FMC_TDI, pin J5-D30

FMC_TDO, pin J5- D31

SC CPLD U17, bank 1

VCCIO: 3V3SB

TRST_L, pin J5-D34 pulled-up to 3V3_PER

I²C2

FMC_SCL, pin J5-C30

FMC_SDA, pin J5-C31

I²C-Switch U16

I²C-lines pulled-up to 3V3_PER

Control Lines3

FMC_PRSNT_M2C, pin J5-H2

FMC_PG_C2M, pin J5-D1 (3V3_PER pull-up)

FMC_PG_M2C, pin J5-F1 (3V3_PER pull-up)

FMC_CLK_DIR, pin J5-B1 (pulled-down to GND)

I²C-Switch U16 via I²C-I/O-Port-Expander U38

SC CPLD U39, bank 0

I²C-Switch U16 via I²C-I/O-Port-Expander U38

SC CPLD U17, bank 1

'PG' = 'Power Good'-signal

'C2M' = carrier to (mezzanine) module

'M2C' = (mezzanine) module to carrier

Table 4: FMC connector pin-outs of available interfaces to the System Controller CPLD

Several VCCIO voltages are available on the FMC connector to operate the I/O's in order of the intended purpose:

VCCIO Schematic NameMax. CurrentFMC Connector J5 PinsNotes
12V C35/C3712V supply voltage
3V3_PER D32/D36/D38/D40/C393.3V peripheral supply voltage
FMC_VADJ H40/G39/F40/E39adjustable FMC VCCIO voltage, supplied by DCDC converter U8

Table 5:  Available VCCIO voltages on FMC connector

...

On the Upstream-side, this chip is connected to the MGT1-lane of MPSoCs MPSoC's bank 505 to establish the USB3.0 lane. For the USB2.0 interface, the USB3.0 HUB U4 is connected to the on-board USB2.0 PHY U9.

Following block-diagram clarifies the wiring of the USB interface with the MPSoC.

 

Image Added

Figure 2: TEBF0808 USB3.0 interface

MPSoC's PS GT Bank 505 Peripheral Interfaces

 MIO62..63 USB ULPI