Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

MGT BankTypeCount of MGT LanesSchematic Names / Connector PinsMGT Bank's Reference Clock Inputs from FMC Connector
228GTH4 GTH lanes

B228_RX3_P, B228_RX3_N, pins J5-A10, J5-A11
B228_TX3_P, B228_TX3_N, pins J5-A30, J5-A31

B228_RX2_P, B228_RX2_N, pins J5-A6, J5-A7
B228_TX2_P, B228_TX2_N, pins J5-A26, J5-A27

B228_RX1_P, B228_RX1_N, pins J5-A2, J5-A3
B228_TX1_P, B228_TX1_N, pins J5-A22, J5-A23

B228_RX0_P, B228_RX0_N, pins J5-C6, J5-C7
B228_TX0_P, B228_TX0_N, pins J5-C2, J5-C3

1 reference clock signal (B228_CLK0) from FMC connector
J5 (pins J5-D4, J5-D5) to MPSoC bank's pins R8/R7

Si5345 CLK3 of prog. PLL on mounted SoM internally on-module
wired to this MGT bank

229GTH4 GTH lanes

B229_RX3_P, B229_RX3_N, pins J5-B12, J5-B13
B229_TX3_P, B229_TX3_N, pins J5-B32, J5-B33

B229_RX2_P, B229_RX2_N, pins J5-B16, J5-B17
B229_TX2_P, B229_TX2_N, pins J5-B36, J5-B37

B229_RX1_P, B229_RX1_N, pins J5-A18, J5-A19
B229_TX1_P, B229_TX1_N, pins J5-A38, J5-A39

B229_RX0_P, B229_RX0_N, pins J5-A14, J5-A15
B229_TX0_P, B229_TX0_N, pins J5-A34, J5-A35

1 reference clock signal (B229_CLK0) from FMC connector
J5 (pins J5-B20, J5-B21) to MPSoC bank's pins L8/L7

Si5345 CLK2 of prog. PLL on mounted SoM internally on-module
wired to this MGT bank

230GTH2 GTH lanes

B230_RX1_P, B230_RX1_N, pins J5-B4, J5-B5
B230_TX1_P, B230_TX1_N, pins J5-B24, J5-B25

B230_RX0_P, B230_RX0_N, pins J5-B8, J5-B9
B230_TX0_P, B230_TX0_N, pins J5-B28, J5-B29

Si5345 CLK1 of prog. PLL on mounted SoM internally on-module
wired to this MGT bank

Table 2: FMC connector pin-outs of available MGT-lanes of the MPSoC

...

FunctionMGT LaneRequired Ref ClockClock SourceComment
PCIePS 0100 MHzSi5345 ( CLK0 of prog. PLL on mounted SoM)wired on carrier board -
USB3PS 1100 MHzOptional Oscillator U6Si5345 CLK4 of prog. PLL on mounted SoM

internally on-module wired,
also optional (not equipped) 100 MHz U35 configurable

 -

SATAPS 2150 MHzOscillator U23Si5345 CLK4 of prog. PLL on mounted SoM

internally on-module wired,
also 150 MHz U23 configurable

 -

DP.0PS 327 MHzSi5345 CLK5 of prog. PLL on mounted SoM

DisplayPort GT SERDES  Clock
internally on-

-

module wired

Si5345 CLK6 of prog. PLL on mounted SoM
internally wired to B128 has to be configured with 157.6MHz (2 x 78.8)
for DP Video Pixel Clock to work

Display Port

Table 6:  PS GT Lane Assignment

...

FunctionMGT LaneRequired Ref ClockClock SourceComment
FireFlyB128 MGT Lanes 0..3--Si5345 CLK6 of prog. PLL on mounted SoMinternally on-module wired -
SFPB230 MGT Lane 2125 / 156.25 MHzSi5345 ( CLK7 of prog. PLL on mounted SoM)wired on carrier board -
SFPB230 MGT Lane 3125 / 156.25 MHzSi5345 ( CLK7 of prog. PLL on mounted SoM)wired on carrier board -

Table 6:  MGT Lane Assignment

...

Si5338 OTP can only be programmed two times, as different user configurations may required different setup, TEBF0808 is normally shipped with blank OTP.
For more information Si5338 at SiLabs.

Note

Refer to the TE0808 TRM for the internal wiring of the on-module 10-channel PLL clock generator with the clock input pins of the MGT banks. 

Oscillators

The TEBF0808 carrier board is equipped several on-board oscillators to provide the Zynq Ultrascale+ MPSoC's PS and PL banks and the on-board peripherals with reference clock-signals:

...

The carrier board VCCO voltage 'FMC_VADJ' supplying the PL IO-banks of the SoM (bank 64, 65, 66, 48) is provided by DC-DC converter U8 and selectable by the pins 'FMC_VID0' ... 'FMC_VID2' of the System Controller CPLD U17.

 FMC_VID2FMC_VID1FMC_VID0

FMC_VADJ Value

0101.8V
0111.5V
1001.25V
1011.2V

Table 3: Bit patterns for fixed values of the FMC_VADJ voltage

...

It is important that all PS and PL I/Os are tri-stated at power-on until the "Power Good"-signals are logically high, meaning that all on-module voltages have become stable and module is properly powered up.

Power Rails

...

Voltages on B2B
Connectors

...

Input/
Output

...

-

...

J2-154, J2-156, J2-158, J2-160,
J2-153, J2-155, J2-157, J2-159

...

Internal voltage level
1.8V nominal output

...

Internal voltage level
1.8V nominal output

...

Internal voltage level
1.2V nominal output

Table 17: Power rails of the MPSoC module on accessible connectors

Bank Voltages

...

Table 18: Range of MPSoC module's bank voltages

B2B connectors

Include Page
IN:SS5-ST5 connectors
IN:SS5-ST5 connectors

...