Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

MIOConfigured asSystem Controller CPLDNotes
0..12Dual QSPI-Dual Flash Memory on TE0808 SoM; Bootable
13..23SD0: eMMC-eMMC Memory U2; Bootable
24, 25-CPLD (U39) MUXED-
26..29-CPLD (U17 MUXEDBootable JTAG (PJTAG0) possible
30force reboot after FSBL-PLL config for PCIeCPLD (U39) MUXED-
31PCIe resetCPLD (U39) MUXED-
32-CPLD (U39) MUXED-
33-CPLD (U39) MUXED-
34..37-CPLD (U39) MUXED-
38, 39I2C0--
40forwarded to PWRLED_P / LED_PCPLD (U39) MUXED-
41---
42, 43UART0CPLD (U39) MUXED-
44SD_WP to FPGA CPLD (U39) MUXED-
45..51SD1: SD-Bootable MikroSD / MMC Card
52..63USB0--
64..75GEM3-Ethernet RGMII
76, 77MDC / MDIO -Ethernet RGMII

...

FunctionMGT LaneRequired Ref ClockClock SourceComment
PCIePS 0100 MHzSi5345 CLK0 of prog. PLL on mounted SoMwired on carrier board to PCIe connector J1
USB3PS 1100 MHzSi5345 CLK4 of prog. PLL on mounted SoM

internally on-module wired,
also optional (not equipped) 100 MHz U35 configurable

SATAPS 2150 MHzOn-board oscillator U23

optional: Si5345 CLK4 of prog. PLL on mounted SoM

internally on-module wired,
also 150 MHz U23 configurable

DP.0PS 327 MHzSi5345 CLK5 of prog. PLL on mounted SoM

DisplayPort GT SERDES  Clock
internally on-module wired

Si5345 CLK6 of prog. PLL on mounted SoM
internally wired to B128 has to be configured with 157.6MHz (2 x 78.8)
for DP Video Pixel Clock to work

...

Clock SourceSchematic NameFrequencyClock Input Destination
SiTime SiT8008BI oscillator, U10USB0_RCLK52.000000 MHzUSB 2.0 transceiver PHY U9, pin 26
SiTime SiT8008BI oscillator, U13ETH_CLK25.000000 MHzGigabit Ethernet PHY U12, pin 34
SiTime SiT8008BI oscillator, U7-25.000000 MHzQuad PLL clock generator U35, pin 3
DSC1123 oscillator, U23B505_CLK1150.0000 MHzPS GT Bank 505, dedicated for SATA interface

DSC1123 oscillator, U6

optional, not equipped

B505_CLK0100.0000 MHzPS GT Bank 505, dedicated for USB /PCIe interface

Silicon Labs 570FBB000290DG, U45

optional, not equipped

B47_L5 (LVDS)250.MHzHD Bank 47 clock input
SiTime SiT8008BI oscillator, U25CLK_CPLD25.576000 MHzSystem Controller CPLD U35, pin 128

...

High-speed USB ULPI PHY

USB PHY (U32U9) is provided by USB3320 from Microchip. The ULPI interface is connected to the Zynq Ultrascale+ PS USB0. I/O voltage is fixed at 1.8V and PHY reference clock input is supplied from the on-board 52.000000 MHz oscillator (U33U10).

--
PHY PinZYNQ PinB2B NameConnected toNotes
ULPIMIO28 PS bank MIO52 ... MIO39-MIO63Zynq Ultrascale+ USB0 MIO pins are connected to the PHY.
REFCLK-52MHz from on board oscillator (U33U9).
REFSEL[0..2]-All pins set to GND selects the external reference clock frequency (52.000000 MHz).
RESETBMIO7-SC CPLD U17Low active USB PHY Reset (pulled-up to PS_1.8V).CLKOUTMIO36-Set to logic high to select reference clock (oscillator U33) operation mode.
DP, DM4-OTG_D_P, OTG_D_N,
pin J2-149 / J2-151
port USB3.0 Hub U4USB data linesUSB data lines.
CPEN-VBUS_V_EN,
pin J2-141
External USB power switch active-high enable signal.
VBUS-USB_VBUS,
pin J2-145
5VConnected Connect to USB VBUS via a series of resistors, see reference schematics.schematic
ID-ID-OTG_ID,
pin J2-143
For an A-device connect to the ground. For a B-device, leave floating.

Table 811: USB PHY interface connections

The schematics for the USB connector and required components is different depending on the USB usage. USB standard A or B connectors can be used for Host or Device modes. A Mini USB connector can be used for USB Device mode. A USB Micro connector can be used for Device mode, OTG Mode or Host Mode.

Gigabit Ethernet PHY

Gigabit Ethernet PHY

On-board Gigabit Ethernet PHY (U12) is provided with Marvell Alaska On-board Gigabit Ethernet PHY (U7) is provided with Marvell Alaska 88E1512 IC. The Ethernet PHY RGMII interface is connected to the Zynq Ultrascale+ Ethernet0 PS GEM0GEM3. I/O voltage is fixed at 1.8V for HSTL signaling. The reference clock input of the PHY is supplied from the on-board 25.000000 MHz oscillator (U9U13). The 125MHz PHY output clock (PHY_CLK125M) is routed to the B2B connector J2 pin 150System Controller CPLD U17, pin 70.

PHY PinZYNQ PSB2BConnected toNotes
MDC/MDIOMIO52PS bank MIO76, MIO53MIO77--PHY LEDs-

PHY_LED0: J2-144
PHY_LED1: J2-146

PHY LED0..1SC CPLD U17, pin 67,86see schematic for details, forwarded to RJ45 GbE MagJack J7-
PHY_LED2 / INTn:-J2-148SC CPLD U17, pin 85Active low interrupt line
PHY_CLK125M-J2-150SC CPLD U17, pin 70125 MHz Ethernet PHY clock out
CONFIG--SC CPLD U17, pin 65Permanent logic high
RESETnMIO9-SC CPLD U17, pin 62Active low reset line
RGMIIMIO16 PS bank MIO64 ... MIO27-MIO75Reduced Gigabit Media Independent Interface
SGMII--Serial Gigabit Media Independent Interface
MDI-PHY_MDI0: J2-120 / J2-122
PHY_MDI1: J2-126 / J2-128
PHY_MDI2: J2-132 / J2-134
PHY_MDI3: J2-138 / J2-140
RJ45 GbE MagJack J7Media Dependent Interface

Table 712: Ethernet PHY interface connections

8-Channel I²C Switches

All on-board peripherals's interfaces and on-module peripherals with exposed I²C interface to B2B connectors are muxed to the I²C interface of the Zynq Ultrascale+ MPSoC as master.

For this purpose, the TEBF0808 carrier board is equipped with two 8-channel I²C switches provided by TCA9548A from Texas Instruments, together creating up to 16 switched I²C channelsThe I2C interface on B2B connector J2 pins 119 (I2C_33_SCL) and 121 (I2C_33_SDA) have PS_3.3V as reference voltage.

The I2C bus works internally on-module with reference voltage 1.8V, on the Zynq chip it is connected to the PS I2C interface via PS MIO bank 500501, pins MIO10 and MIO11MIO38 and MIO39, configured as master.

MIOSignal Schematic NameNotes
1038I2C_SCL1.8V reference voltage
1139I2C_SDA1.8V reference voltage

Table 913: MIO-pin assignment of the module's I2C interface

Except the RTC (U24), all I2C addresses for on-board slave devices are operating with the reference voltage PS_1.8V via voltage level translating (3.3V ↔ 1.8V) I2C bus repeater (U17).

I2C addresses for on-board devices are listed in the table below:

...

Table 10:  Module's I2C-interfaces overview

System Controller CPLD

The System Controller CPLD (U2) is provided by Lattice Semiconductor LCMXO2-256HC (MachXO2 Product Family). The  SC-CPLD is the central system management unit where essential control signals are logically linked by the implemented logic in CPLD firmware, which generates output signals to control the system, the on-board peripherals and the interfaces. Interfaces like JTAG and I2C between the on-board peripherals and to the FPGA-module are by-passed, forwarded and controlled by the System Controller CPLD.

Other tasks of the System Controller CPLD are the monitoring of the power-on sequence and to display the programming state of the FPGA module.

Quad SPI Flash Memory

On-board QSPI flash memory (U14) on the TE0745-02 is provided by Micron Serial NOR Flash Memory N25Q256A with 256 Mbit (32 MByte) storage capacity. This non volatile memory is used to store initial FPGA configuration. Besides FPGA configuration, remaining free flash memory can be used for user application and data storage. All four SPI data lines are connected to the FPGA allowing x1, x2 or x4 data bus widths. Maximum data rate depends on the selected bus width and clock frequency used.

Note

SPI Flash QE (Quad Enable) bit must be set to high or FPGA is unable to load its configuration from flash during power-on. By default this bit is set to high at the manufacturing plant.

Gigabit Ethernet PHY

On-board Gigabit Ethernet PHY (U7) is provided with Marvell Alaska 88E1512 IC (U8). The Ethernet PHY RGMII interface is connected to the Zynq Ethernet0 PS GEM0. I/O voltage is fixed at 1.8V for HSTL signaling. The reference clock input of the PHY is supplied from an on-board 25.000000 MHz oscillator (U9), the 125MHz output clock signal CLK_125MHZ is connected to the pin J2-150 of B2B connector J2.

High-speed USB ULPI PHY

Hi-speed USB ULPI PHY (U32) is provided with USB3320 from Microchip. The ULPI interface is connected to the Zynq PS USB0 via MIO28..39, bank 501 (see also section). The I/O voltage is fixed at 1.8V and PHY reference clock input is supplied from the on-board 52.000000 MHz oscillator (U33).

MAC Address EEPROM

A Microchip 24AA025E48 serial EEPROM (U23) contains a globally unique 48-bit node address, which is compatible with EUI-48(TM) specification. The device is organized as two blocks of 128 x 8-bit memory. One of the blocks stores the 48-bit node address and is write protected, the other block is available for application use. It is accessible over I2C bus with slave device address 0x53.

RTC - Real Time Clock

An temperature compensated Intersil ISL12020M is used as Real Time Clock (U24). Battery voltage must be supplied to the clock from the base board via pin 'VBAT_IN' (J1-146). Battery backed registers can be accessed over I2C bus at slave address 0x6F. General purpose RAM of the RTC can be accessed at I2C slave address 0x57. RTC IC is supported by Linux so it can be used as hwclock device. The interrupt line 'RTC_INT' of the RTC is connected to System Controller CPLD bank 3 pin 4.

On-board LEDs

...

LED

...

listed in the table below:

I²C Slave DevicesI2C AddressSchematic Names of I²C Bus LinesI²C Switch
8-channel I²C switch U160x73I2C_SDA / I2C_SCL-
8-channel I²C switch U270x77I2C_SDA / I2C_SCL-
On-module Quad programmable PLL clock generator Si53450x69PLL_SDA / PLL_SCLU27
Configuration EEPROM U240x54MEM_SDA / MEM_SCLU16
Configuration EEPROM U360x52MEM_SDA / MEM_SCLU16
Configuration EEPROM U410x51MEM_SDA / MEM_SCLU16
Configuration EEPROM U220x50MEM_SDA / MEM_SCLU16
8-bit I²C IO Expander U440x26SFP_SDA / SFP_SCLU16
24-bit Audio Codec U30x38A_I2C_SDA / A_I2C_SCLU27
4-port USB3.0 Hub configuration EEPROM U50x51USBH_SDA / USBH_SCLU16
4-port USB3.0 Hub0x60USBH_SDA / USBH_SCLU16
8-bit I²C IO Expander U380x27MEM_SDA / MEM_SCLU16
On-board Quad programmable PLL clock generator U35 Si53380x70MCLK_SDA / MCLK_SCLU16
8-bit I²C IO Expander U340x24FF_E_SDA / FF_E_SCLU27
SC CPLD U17, bank 3, pins 13 (SDA), 14 (SCL)User programmableSC_SDA / SC_SCLU27
SC CPLD U39, bank 2, pins 52 (SDA), 50 (SCL)User programmableI2C_SDA / I2C_SCL-

Table 14:  On-board peripherals' I2C-interfaces device slave addresses

There are further I²C interfaces connected to the 8-channel I²C switches U16 and U27, which are provided by connectors with I²C interface. The I²C slave addresses depend on the device, which are attached to this connectors:

ConnectorSchematic Names of I²C Bus LinesI²C Switch
PCIe Connector J1PCIE_SDA / PCIE_SCLU16
SFP+ Connector J14ASFP1_SDA / SFP1_SCLU16
SFP+ Connector J14BSFP2_SDA / SFP2_SCLU16
FireFly Connector J15FFA_SDA / FFA_SCLU27
FireFly Connector J22FFB_SDA / FFB_SCLU27
FMC Connector J5FMC_SDA / FMC_SCLU16
PMOD Connector P1PMOD_SDA / PMOD_SCLU27
PMOD Connector P3EXT_SDA / EXT_SCLU27

Table 15:  On-board connectors' I2C-interfaces overview

Configuration EEPROMs

A Microchip 24AA025E48 serial EEPROM (U23) contains a globally unique 48-bit node address, which is compatible with EUI-48(TM) specification. The device is organized as two blocks of 128 x 8-bit memory. One of the blocks stores the 48-bit node address and is write protected, the other block is available for application use. It is accessible over I2C bus with slave device address 0x53.

EEPROMSchematic DesignatorMemory DensityPurpose
24LC128-I/STU24128 Kbituser
24AA025E48T-I/OTU362 Kbituser
24AA025E48T-I/OTU412 Kbituser
24AA025E48T-I/OTU422 Kbituser
24LC128-I/STU5128 KbitUSB3.0 HUB U4 Configuration Memory

Table 16:  On-board configuration EEPROMs overview

4-port USB3.0 Hub

The System Controller CPLD (U2) is provided by Lattice Semiconductor LCMXO2-256HC (MachXO2 Product Family). The  SC-CPLD is the central system management unit where essential control signals are logically linked by the implemented logic in CPLD firmware, which generates output signals to control the system, the on-board peripherals and the interfaces. Interfaces like JTAG and I2C between the on-board peripherals and to the FPGA-module are by-passed, forwarded and controlled by the System Controller CPLD.

Other tasks of the System Controller CPLD are the monitoring of the power-on sequence and to display the programming state of the FPGA module.

CAN FD Transceiver

On-board QSPI flash memory (U14) on the TE0745-02 is provided by Micron Serial NOR Flash Memory N25Q256A with 256 Mbit (32 MByte) storage capacity. This non volatile memory is used to store initial FPGA configuration. Besides FPGA configuration, remaining free flash memory can be used for user application and data storage. All four SPI data lines are connected to the FPGA allowing x1, x2 or x4 data bus widths. Maximum data rate depends on the selected bus width and clock frequency used.

eMMC Memory

On-board Gigabit Ethernet PHY (U7) is provided with Marvell Alaska 88E1512 IC (U8). The Ethernet PHY RGMII interface is connected to the Zynq Ethernet0 PS GEM0. I/O voltage is fixed at 1.8V for HSTL signaling. The reference clock input of the PHY is supplied from an on-board 25.000000 MHz oscillator (U9), the 125MHz output clock signal CLK_125MHZ is connected to the pin J2-150 of B2B connector J2.

24-bit Audio Codec

Hi-speed USB ULPI PHY (U32) is provided with USB3320 from Microchip. The ULPI interface is connected to the Zynq PS USB0 via MIO28..39, bank 501 (see also section). The I/O voltage is fixed at 1.8V and PHY reference clock input is supplied from the on-board 52.000000 MHz oscillator (U33).

SDIO Port Expander

A Microchip 24AA025E48 serial EEPROM (U23) contains a globally unique 48-bit node address, which is compatible with EUI-48(TM) specification. The device is organized as two blocks of 128 x 8-bit memory. One of the blocks stores the 48-bit node address and is write protected, the other block is available for application use. It is accessible over I2C bus with slave device address 0x53.

DIP-swithches

There are two 4 bit DIP Switches on the TEBF0808, they must be used to select some options. On TEBF0808-02 default CPLD-Firmware selects boot from SD-Card, Firmware update is needed for Boot-Mode selection.

1234Description
OFFOFFOFFONDefault
ONxxxPUDC = 0
OFFxxxPUDC = High

DIP Switch S5 located close to PWR push-button. This DIP Switch is connected to the two baseboard control CPLD's.

1234Description
ONONONONDefault, boot from SD/eMMC, 1.8V FMC VADJ
ONONxxBoot from microSD, SD or SPI Flash
OFFONxxBoot from eMMC
ONOFFxxBoot mode  PJTAG0
OFFOFFxxBoot mode main  JTAG
xxxONFMC VADJ = 1.8V
xxxOFFFMC VADJ = 1.2V

 

On-board LEDs

LED

ColorConnected toDescription and Notes
D1redDONE signal (PS Configuration Bank 503)This LED goes ON when power has been applied to the module and
stays ON until MPSoC's programmable logic is configured properly.
    
    
    
    
    
    

Table 14: LED's description

LEDPositionDescription
D4Green LED near DisplayPort Connector 
D5Red LED near DisplayPort Connector 
D6Green LED near Reset Button 
D7Red LED near Reset Button 

...

Power and Power-On Sequence

...

Note: These pins of the DC-DC converter U8 are hard-wired to initialiy hardwired to fix the voltage to 1.8V (see schematic).

...

Physical Dimensions

  • Module size: 52 170 mm × 76 170 mm.  Please download the assembly diagram for exact numbers

  • Mating height with standard connectors: 4mm

  • PCB thickness: 1.6mm

  • Highest part on PCB: approx. 3mm. Please download the step model for exact numbers

...