Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

FunctionMGT LaneRequired Ref ClockClock SourceComment
PCIePS 0100 MHzSi5345 CLK0 of prog. PLL on mounted SoMwired clock signal routed on carrier board to PCIe connector J1
USB3PS 1100 MHzSi5345 CLK4 of prog. PLL on mounted SoM

clock signal routed internally on-module wired,
also optional (not equipped) 100 MHz osci. U35 configurable

SATAPS 2150 MHzOn-board oscillator U23

optional: Si5345 CLK4 of prog. PLL on mounted SoM

DP.0PS 327 MHzSi5345 CLK5 of prog. PLL on mounted SoM

DisplayPort GT SERDES  Clock
SERDES clock signal,
routed internally on-module wiredto B128

Si5345 CLK6 of prog. PLL on mounted SoM,
internally wired on-module routed to B128, has to be configured
with 157.6MHz (2 x 78.8)
for DP Video Pixel Clock to work

...

FunctionMGT LaneRequired Ref ClockClock SourceComment
FireFlyB128 MGT Lanes 0..3-Si5345 CLK6 of prog. PLL on mounted SoMclock signal internally on-module wiredrouted
SFPB230 MGT Lane 2125 / 156.25 MHzSi5345 CLK7 of prog. PLL on mounted SoMwired clock signal routed on carrier board
SFPB230 MGT Lane 3125 / 156.25 MHzSi5345 CLK7 of prog. PLL on mounted SoMwired clock signal routed on carrier board

Table 9:  MGT Lane Assignment

...

Figure 11: Clocking Configuration of TE0808 SoM on TEBF0808 Carrier Board

To configure the programmable PLL clock generator on the mounted TE0808 SoM, refer to the TRM of this SoM.

Note

Si5338 OTP ROM is not programmed by default at delivery, so it is customers responsibility to either configure Si5338 during FSBL or then use SiLabs programmer and burn the OTP ROM with customer fixed clock setup.

...

Note

Refer to the TE0808 TRM for the internal wiring routing of the on-module Si5345 10-channel PLL clock generator with signals to the clock input pins of the MGT banks. 

Also how to configure the programmable Si5345 PLL clock generator on the mounted TE0808 SoM.

Oscillators

The TEBF0808 carrier board is equipped several on-board oscillators to provide the Zynq Ultrascale+ MPSoC's PS and PL banks and the on-board peripherals with reference clock-signals:

...