Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

MGT BankTypeCount of MGT LanesSchematic Names / Connector PinsMGT Bank's Reference Clock Inputs from FMC Connector
228GTH4 GTH lanes

B228_RX3_P, B228_RX3_N, pins J5-A10, J5-A11
B228_TX3_P, B228_TX3_N, pins J5-A30, J5-A31

B228_RX2_P, B228_RX2_N, pins J5-A6, J5-A7
B228_TX2_P, B228_TX2_N, pins J5-A26, J5-A27

B228_RX1_P, B228_RX1_N, pins J5-A2, J5-A3
B228_TX1_P, B228_TX1_N, pins J5-A22, J5-A23

B228_RX0_P, B228_RX0_N, pins J5-C6, J5-C7
B228_TX0_P, B228_TX0_N, pins J5-C2, J5-C3

1 reference clock signal (B228_CLK0) from FMC connector
J5 (pins J5-D4, J5-D5) to MPSoC bank's pins R8/R7

Si5345 CLK3 signal of SoM's prog. PLL on mounted SoM routed
on-module to MPSoC bank's pins N8/N7

229GTH4 GTH lanes

B229_RX3_P, B229_RX3_N, pins J5-B12, J5-B13
B229_TX3_P, B229_TX3_N, pins J5-B32, J5-B33

B229_RX2_P, B229_RX2_N, pins J5-B16, J5-B17
B229_TX2_P, B229_TX2_N, pins J5-B36, J5-B37

B229_RX1_P, B229_RX1_N, pins J5-A18, J5-A19
B229_TX1_P, B229_TX1_N, pins J5-A38, J5-A39

B229_RX0_P, B229_RX0_N, pins J5-A14, J5-A15
B229_TX0_P, B229_TX0_N, pins J5-A34, J5-A35

1 reference clock signal (B229_CLK0) from FMC connector
J5 (pins J5-B20, J5-B21) to MPSoC bank's pins L8/L7

Si5345 CLK2 signal of SoM's prog. PLL on mounted SoM routed
on-module to MPSoC bank's pins J8/J7

230GTH2 GTH lanes

B230_RX1_P, B230_RX1_N, pins J5-B4, J5-B5
B230_TX1_P, B230_TX1_N, pins J5-B24, J5-B25

B230_RX0_P, B230_RX0_N, pins J5-B8, J5-B9
B230_TX0_P, B230_TX0_N, pins J5-B28, J5-B29

Si5345 CLK1 signal of SoM's prog. PLL on mounted SoM routed
on-module to MPSoC bank's pins E8/E7

Table 3: FMC connector pin-outs of available MGT lanes of the MPSoC

...

Following interfaces are provided by the MIO bank of the Zynq Ultrascale+ MPSoC:

  • 4 4x USB3.0 Superspeed ports (downward compatible to USB2.0 Highspeed)
  • SDIO port with muxed MikroSD and MMC Card socket
  • Gigabit Ethernet interface connected per RGMII
  • eMMC interface
  • Master I²C interface to on-board peripherals

...

FunctionMGT LaneRequired Ref ClockClock SourceComment
PCIePS 0100 MHzSi5345 CLK0 signal of SoM's prog. PLL on mounted SoMclock signal routed on carrier board to PCIe connector J1
USB3PS 1100 MHzSi5345 CLK4 signal of SoM's prog. PLL on mounted SoM

clock signal routed on-module,
also optional (not equipped) 100 MHz osci. U35 configurable

SATAPS 2150 MHzOn-board oscillator U23

optional: Si5345 CLK4 signal of SoM's prog. PLL on mounted SoM

DP.0PS 327 MHzSi5345 CLK5 signal of SoM's prog. PLL on mounted SoM

DisplayPort GT SERDES clock signal,
routed on-module to B128

Si5345 CLK6 signal of SoM's prog. PLL on mounted SoM,
on-module routed to B128,
has to be configured
with 157.6MHz (2 x 78.8) for DP Video Pixel Clock to work

...

FunctionMGT LaneRequired Ref ClockClock SourceComment
FireFlyB128 MGT Lanes 0..3-Si5345 CLK6 signal of SoM's prog. PLL on mounted SoMclock signal on-module routed to B128
SFPB230 MGT Lane 2125 / 156.25 MHzSi5345 CLK7 signal of SoM's prog. PLL on mounted SoMclock signal routed on carrier board to B230
SFPB230 MGT Lane 3125 / 156.25 MHzSi5345 CLK7 signal of SoM's prog. PLL on mounted SoMclock signal routed on carrier board to B230

...

Additionally the carrier board provides PMOD connectors with GPIO and I²C interface:

PMODInterfaceConnected withtoNotes
P1GPIOHP Bank 65 of MPSoC (4 I/O's, B65_T0 ... B65_T3),
System Controller CPLD U17 (4 I/O's, EX_IO1 ... EX_IO4)
Voltage translation via IC U33 with direction control,
only singled-ended signaling possible
P2I²C8-channel I²C Switch U27Accessible on MPSoC's I²C interface through I²C switch U27
P3I²C8-channel I²C Switch U27Accessible on MPSoC's I²C interface through I²C switch U27

...

Following table gives an overview about the particular headers and a description about their functionalities:

HeaderPin NameFunctionFunctionalityConnected toNotes
J10

Pin 1, HD LED+
Pin 3, HD LED-
Pin 2, PWRLED+
Pin 4, PWRLED-
Pin 5, GND
Pin 7, RSTSW
Pin 6, PWRSW
Pin 8, GND
Pin 9, +5V DC

HD LED Anode
HD LED Cathode
Power LED Anode
Power LED Cathode
Ground
Reset Switch
Power Switch
Ground
5V DC Supply

SC CPLD U39Reset und and Power Switchswitch-pins are also
connected to switch buttons S1 and S2
J9

Pin 1, PORT1L
Pin 3, PORT1R
Pin 9, PORT2L
Pin 5, PORT2R
Pin 7, SENS_SEND
Pin 2, GND

Microphone Jack Left
Microphone Jack Right
Audio Out Jack Left
Audio Out Jack Right
Jack Detect / Mic in
Ground
24-bit Audio Codec U3-
J23Pin 1, 3V3SB
Pin 4, S1
3.3V DC Supply
PC compatible Beeper
SC CPLD U39-
J26

Pin 1, GND
Pin 2, 12V
Pin 3, F1SENSE
Pin 4, F1PWM

Ground
12V DC Supply
RPM
PWM
SC CPLD U394-wire PWM FAN connector
J35

Pin 1, GND
Pin 2, 12V
Pin 3, F2SENSE
Pin 4, F2PWM

Ground
12V DC Supply
RPM
PWM
SC CPLD U39

4-wire PWM FAN connector

optional load switch U48 to turn off/on FAN
with pin F2_EN

J19

Pin 1, GND
Pin 2, 5V

Ground
5V DC Supply
Load Switch Q3 (5V DC)2-wire FAN connector

Fan off/on switchable by signal 'FAN_FMC_EN'
on SC CPLD U39

...

The  SC-CPLD is the central system management unit where essential control signals are logically linked by the implemented logic in of the CPLD firmware, which generates output signals to control the system, the on-board peripherals and the interfaces. Interfaces like JTAG and I2C between the on-board peripherals and to the FPGA-module are by-passed, forwarded and controlled by the System Controller CPLD.

...