Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

Block Diagram description of depicted on-board peripherals

On-board PeripheralB2B
Connector
MPSoC Unit /
SoM peripheral
DescriptionTRM Section
FMC HPC J5, 24 LVDS pairs (48 I/O's)J1PL Bank (FMC_VADJ)

PL I/O-bank pins, differential pairs

 
FMC HPC Connector
FMC HPC J5, GTH InterfaceJ1MGT Bank10 MGT Lanes
 
FMC HPC Connector
SFP+ 2x1 Cage J14J1MGT Bank2 MGT Lanes to dual SFP+ Connector
 
MGT Interfaces SFP+ and FireFly
SMA Coax J33J1On-module PLLSMA Coaxial Connector to on-module
PLL Clock Input pin
 
Programmable PLL Clock Generator
FMC HPC J5
  • 10 LVDS pairs (20 I/O's)
  • 1 LVDS Clock to PL Bank
  • 2 MGT Clocks to MGT Banks
J2

PL Bank (FMC_VADJ)

MGT Bank

PL I/O-bank pins, differential pairs

1 clock capable PL bank pin-pair

2 MGT clock input pin-pairs

FMC HPC Connector
 
Programmable PLL Clock Generator
24-bit Audio Codec U3J3PL Bank (1.8 V)PL I/O-bank pins to on-board
24-bit Audio Codec
 
Intel-PC Compatible Headers and FAN Connectors
10 I/O's to SC CPLD U17J3PL Bank (1.8 V)

PL I/O-bank pins to on-board
System Controller CPLD U17

 
System Controller CPDLs
8 I/O's to SC CPLD U39J3PL Bank (1.8 V)

PL I/O-bank pins to on-board
System Controller CPLD U39

 
System Controller CPDLs
SDIO Interface, SD- / MMC-Card MuxJ3PS MIOSDIO interface connected to
SD- / MMC-Card socket
 
MIO Bank Interfaces
Board Peripheral's I²C Interfaces
muxed to MPSoC I²C
J3PS MIOMPSoC I²C interface configured as
master connected to on-board slaves
 
MIO Bank Interfaces
4 MIO to SC CPLD U17J3PS MIOFunctionality depending on MPSoC and
CPLD firmware
 
System Controller CPDLs
15 MIO to SC CPLD U39J3PS MIO

Functionality depending on MPSoC and
CPLD firmware

 
System Controller CPDLs
Ethernet PHY RGMIIJ3PS MIOEthernet PHY U12 connected per RGMII
 
MIO Bank Interfaces
eMMC FlashJ3PS MIO
 eMMC
eMMC Flash memory interface on PS bank
 
MIO Bank Interfaces
USB2.0 PHY ULPIJ2PS MIOUSB2.0 PHY U9 connected per ULPI
 
MIO Bank Interfaces
SAMTEC FireFly Connector J6/J15J2MGT Bank
 MGT
MGT Lanes to Samtec FireFly connector
 
MGT Interfaces SFP+ and FireFly
JTAG Interface via XMOD Header J12J2PS Config
 MPSoC
MPSoC USB programmable JTAG interface
 

PS GT Bank Interfaces
MIO Bank Interfaces

USB3.0 LaneJ2PSGT
 USB3
USB3.0 PS MGT Lane
 
PS GT Bank Interfaces
4-port USB3.0 Hub--
 USB3
USB3.0 (2.0 compatible) Hub with 4 ports
 
MIO Bank Interfaces
USB3.0 / RJ45 GbE Connector J7,
USB3.0 Connector J8
--
 2
2-port USB3.0 / RJ45 GbE Connector (stacked)
 
MIO Bank Interfaces
25 SoM Control Signals to
SC CPLDs U17 / U39
J2On-module DC-DC
converter,

PLL clock
generator
Control Signals, e.g.  "Enable"- / "Power Good"-
signals of DC-DC-converter and further on-module
peripherals
Power Management
 
Programmable PLL Clock Generator
150 MHz Osci Clock InputJ2-
 150
150 MHz SATA interface MGT clock
 
Oscillators

Signals DONE, INIT_B, SRST_B, ...
to SC CPLD U39

J2PS Config
 MPSoC
MPSoC control signal for PS- / PL configuration
 
System Controller CPDLs

SATA Connector J31
PCIe Connector J1
DisplayPort J13

J2PSGT
 Connectors
Connectors of the MGT based data interfaces
 
PS GT Bank Interfaces

PLL Clock Output to

  • PCIe Interface
  • On-board PLL U35
  • MGT Bank (B2B J3)
J2On-module PLL
clock generator

Reference clock signals of the on-module
programmable PLL clock generator

 
Programmable PLL Clock Generator
4 I/O's to PMOD P2 via IC U33J4PL Bank (FMC_VADJ)
 PL
PL user I/O's accessible on PMOD connector P2
 
CAN FD Interface and PMOD Connectors
3 I/O's to SC CPLD U17 via IC U32J4PL Bank (FMC_VADJ)
 PL
PL user I/O's routed to System Controller
CPLD U17
 
System Controller CPDLs
FMC HPC J5
  • 46 LVDS pairs (92 I/O's)
  • 1 LVDS Clock to PL Bank
J4PL Bank (FMC_VADJ)

PL I/O-bank pins, differential pairs

1 clock capable PL bank pin-pair

FMC HPC Connector
 
Programmable PLL Clock Generator

Table 1: Description of depicted on-board peripherals

...

Figure 4: TEBF0808 MIO Interfaces

PS GT Bank

...

Interfaces

The PS GT Bank 505 provides beside the USB3.0 Lane also following interfaces:

...