Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

DateVivadoProject BuiltAuthorsDescription
2018-03-192017.4TE0725LP-test_board-vivado_2017.4-build_07_20180319133336.zip
TE0725LP-test_board_noprebuilt-vivado_2017.4-build_07_20180319134659.zip
John Hartfielinitial release

...

Module ModelBoard Part Short NamePCB Revision SupportDDRQSPI FlashOthersNotes
 TE0725TE0725LP-03-15-1C 15_1c REV01, REV02, REV03---328MB HypeRAM 
 TE0725-03-35-2C 35_2c  REV01, REV02, REV03---328MB HypeRAM 
01-100-2C100 REV01 TE0725-03-100-2C 100_2c  REV01, REV02, REV03---328MB HypeRAM 
3.3V Input Voltage
TE0725LP-01TE0725-03-100-2CF2D100_2c REV01, REV02, REV03---328MB HypeRAMPOF assembled
1.8V Input Voltage
TE0725LP-01TE0725-03-100-2I92L100_2i REV01, REV02, REV03---328MB HypeRAM
1.8V Input Voltage, pin header connectors not soldered

Design supports following carriers:

...

  1. _create_win_setup.cmd/_create_linux_setup.sh and follow instructions on shell:
  2. Press 0 and enter for minimum setup
  3. (optional Win OS) Generate Virtual Drive or use short directory  for the reference design (for example x:\<design name>)
  4. Create Project
    1. Select correct device and Xilinx install path on "design_basic_settings.cmd" and create Vivado project with "vivado_create_project_guimode.cmd"
      Note: Select correct one, see TE Board Part Files
  5. Create HDF and export to prebuilt folder
    1. Run on Vivado TCL: TE::hw_build_design -export_prebuilt
      Note: Script generate design and export files into \prebuilt\hardware\<short dir>. Use GUI is the same, except file export to prebuilt folder
  6. Generate Programming Files with HSI/SDK
    1. Run on Vivado TCL: TE::sw_run_hsi
      Note: Scripts generate applications and bootable files, which are defined in "sw_lib\apps_list.csv"
    2. (alternative) Start SDK with Vivado GUI or start with TE Scripts on Vivado TCL: TE::sw_run_sdk
      Note: See SDK Projects
  7. Copy Application (hello_te0711te0725.elf) into \firmware\microblaze_0\
  8. Regenerate Design:
    1. Run on Vivado TCL: TE::hw_build_design -export_prebuilt
      Note: App from Firmware folder will be add into BlockRAM. If you add other app, you must select *.elf manually on Vivado
    2. (alternative) Use SDK or Vivado to update generate Bitfile with new Application and regenerate mcs manually.

...

  1. Prepare HW like described on section 49742547 Programming
  2. Connect UART USB (most cases same as JTAG)
  3. Power On PCB

    Note: FPGA Loads Bitfile from Flash

...

DateDocument RevisionAuthorsDescription

Page info
modified-date
modified-date
dateFormatyyyy-MM-dd

Page info
current-version
current-version
prefixv.



Page info
modified-user
modified-user

  • 2017.4 release
2018-03-1219v.1

Page info
created-user
created-user

  • Initial release
 All

Page info
modified-users
modified-users

 

...