Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

Scroll Title
anchorFigure_1
titleFigure 1: TEB0724 block diagram
Scroll Ignore
draw.io Diagram
borderfalse
viewerToolbartrue
fitWindowfalse
diagramDisplayName
lboxtrue
revision79
diagramNameBD-TEB0724
simpleViewertrue
width
linksauto
tbstyletop
diagramWidth641


Scroll Only

...

Scroll Title
anchorFigure_2
titleFigure 2: TEB0724 main components
Scroll Ignore

draw.io Diagram
borderfalse
viewerToolbartrue
fitWindowfalse
diagramDisplayName
lboxtrue
revision910
diagramNameMC_TEB0724_top
simpleViewertrue
width400
linksauto
tbstyletop
diagramWidth641
draw.io Diagram
borderfalse
viewerToolbartrue
fitWindowfalse
diagramDisplayName
lboxtrue
revision6
diagramNameMC_TE0724-01_bottom
simpleViewertrue
width400
linksauto
tbstyletop
diagramWidth641

Scroll Only

...

The GPIOs of the 10 Pmods (J10 to J17, J20, J21) are connected with 100 Ohm differential routing to the B2B connector. J21 is a pure I2C compatible Pmod, without additional signals. The other 9 are GPIO Pmods where despite J20 all others can be used as dual Pmods. By default VCCIO_35 is NOT connected with a 0 Ohm resistor to 3.3V. De-soldering this resistor and using not fitted . Via pin header J19 instead, the variable bank power VCCIO_35 for the Pmods J10, J11, J12, J13, J14, J16 can be selected. Respect power regulator limits!


J10J11J12J13J14J15J16J17J20J21
PINSignalB2BSignalB2BSignalB2BSignalB2BSignalB2BSignalB2BSignalB2BSignalB2BSignalB2BSignalB2B
1PA0_PJ1-56PB2_NJ1-70PC2_PJ1-57PD2_PJ1-77PE2_NJ1-90PG2_NJ1-110PF2_PJ1-97PH2_PJ1-115PI2_PJ1-133NC-
2PA0_NJ1-58PB2_PJ1-72PC2_NJ1-55PD2_NJ1-75PE2_PJ1-92PG2_PJ1-112PF2_NJ1-95PH2_NJ1-113PI2_NJ1-131NC-
3PA3_P

J1-46

PB0_NJ1-76PC0_PJ1-51PD0_PJ1-71PE0_NJ1-96PG0_PJ1-114PF0_PJ1-91PH0_PJ1-111PI0_PJ1-129I2C_SCLJ1-142
4PA3_NJ1-48PB0_PJ1-78PC0_NJ1-49PD0_NJ1-69PE0_PJ1-98PG0_NJ1-116PF0_NJ1-89PH0_NJ1-109PI0_NJ1-127I2C_SDAJ1-144
5GND-GND-GND-GND-GND-GND-GND-GND-GND-GND-
6VCCIO_35J1-54VCCIO_35J1-54VCCIO_35J1-54VCCIO_35J1-54VCCIO_35J1-543.3VJ1-74, J1- 43VCCIO_35J1-543.3VJ1-74, J1- 433.3VJ1-74, J1- 433.3VJ1-74, J1- 43
7PA1_NJ1-62PB3_PJ1-68PC3_NJ1-59PD3_NJ1-79PE3_PJ1-88PG3_PJ1-108PF3_NJ1-99PH3_NJ1-117PI3_NJ1-135NC-
8PA1_PJ1-60PB3_NJ1-66PC3_PJ1-61PD3_PJ1-81PE3_NJ1-86PG3_NJ1-106PF3_PJ1-101PH3_PJ1-119PI3_PJ1-137NC-
9PA2_NJ1-52PB1_PJ1-82PC1_NJ1-45PD1_NJ1-65PE1_PJ1-102PG1_NJ1-120PF1_NJ1-85PH1_NJ1-105PI1_NJ1-123I2C_SCLJ1-142
10PA2_PJ1-50PB1_NJ1-80PC1_PJ1-47PD1_PJ1-67PE1_NJ1-100PG1_PJ1-121PF1_PJ1-87PH1_PJ1-107PI1_PJ1-125I2C_SDAJ1-144
11GND-GND-GND-GND-GND-GND-GND-GND-GND-GND-
12VCCIO_35J1-54VCCIO_35J1-54VCCIO_35J1-54VCCIO_35J1-54VCCIO_35J1-543.3VJ1-74, J1- 43VCCIO_35J1-543.3VJ1-74, J1- 433.3VJ1-74, J1- 433.3VJ1-74, J1- 43

...

For voltage selection VCCIO_35 (SoM TE0724, Bank 35) other than 3.3V the header J19 can optionaly assembled. Therefore 0 Ohm resistor R45 has to be removed!can be selected by adding a jumper on J19.

 PINSignalB2B
J19-1VLDO1J1-83
J19-2GND
J19-3VCCIO_35J1-54
J19-4VLDO2J1-94

J19-5

VLDO34J1-53
J19-6GND

Table 15: Optional Pin Header J19.

Warning

Respect VLDO limitations!


Optional fitted headers J7, J8 and J9 are to provide full access to the Pins at the B2B connector, especially for testing and extension purposes.  Description follows below.

...

Scroll Title
anchorPD_TEB0724
titleFigure 3: Module power distribution diagram.
Scroll Ignore

draw.io Diagram
borderfalse
viewerToolbartrue
fitWindowfalse
diagramDisplayName
lboxtrue
revision23
diagramNamePD_TEB0724
simpleViewertrue
width
linksauto
tbstyletop
diagramWidth641642

Scroll Only


User should also check related module documentation and Xilinx data sheet, respectively.

...

The power-on sequence is solely controlled by the attached module. Optional sequenzing signals for integration of additional hardware are PWR_GPIO2 and PWR_GPIO4. If the attached module uses the adjustable bank power VCCIO_35, this has to be powered up after the modules SOCs powerrails are up and before any other signal is applied to the bank IOs. The 1.8V and 3.3V power rails are used for the SD Card level shifter U13. The datasheet states to first power up 1.8V and then 3.3V, this has to be taken into account when reconfiguring the power circuit of the attached SoM.

Power-Off is in reverse order. VCCIO_35 has to be disabled before the SoCs core voltages are turned off.

Power Rails

Power Rail Name

B2B J1 Pins

Direction on B2B

Notes
VIN154, 156, 158, 160OutputExternal main supply voltage.
3.3V43, 74Input

1.8V

63Input
VCCIO_3554Output

VLDO1

83Input
VLDO294InputUsed to enable UART level shifter. Therefore fix at 1.8V.
VLDO3453Input

VBAT

152Input/OutputReserved for PMIC backup battery and charger.

...

Date

Revision

Contributors

Description

Page info
modified-date
modified-date
dateFormatyyyy-MM-dd

Page info
infoTypeCurrent version
dateFormatyyyy-MM-dd
prefixv.
typeFlat

Page info
infoTypeModified by
dateFormatyyyy-MM-dd
typeFlat

  • Changed VCCIO_35 connection:
    R45 not placed , J19 placed

v.25Martin Rohrmüller
  • include B2B infos from general page

v.24Martin Rohrmüller
  • corrected links to connector datasheets

v.23
John Hartfiel
  • style update

2018-07-10

v.19

  • Initial document.

...