Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

Scroll Title
anchorFigure_OV_MC
titleTE... main components


draw.io Diagram
bordertrue
viewerToolbartrue
fitWindowfalse
diagramDisplayName
lboxtrue
revision13
diagramNameTE0728_MC1
simpleViewertrue
width400
linksauto
tbstylehidden
diagramWidth601
draw.io Diagram
bordertrue
viewerToolbartrue
fitWindowfalse
diagramDisplayName
lboxtrue
revision1
diagramNameTE0728_MC2
simpleViewertrue
width400
linksauto
tbstylehidden
diagramWidth601

Scroll Only

image link to the generate drawIO PNG file of this page. This is a workaround until scroll pdf export bug is fixed


...

DesignatorColorConnected toActive LevelIO Standard
D9GreenDONELownot applicable
D8REDMIO7HighLVCMOS33
D4GreenPL pin V18HighLVCMOS33

512 Mbyte DDR3L SDRAM

The TE0728 SoM has two 512 GByte volatile DDR3 SDRAM IC for storing user application code and data.

  • Part number: NT5CC256M16DP-DI
  • Supply voltage: 1.35V
  • Speed: 1600 Mbps
  • Temperature: 0C~95C

 Configuration of the DDR3 memory controller in the FPGA should be done using the MIG tool in the Xilinx Vivado Design Suite IP catalog.

Ethernet

There are two 100 MBit Extreme Temperature Ethernet PHY's DP83848YB on the board. Datasheet is available from TI, Literature number SNLS208H. Both PHY's are connected with all I/O Pins to FPGA Bank 34 (VCCIO = 3.3V). PHY Clock 25 MHz source is provided from MEMS Oscillator. All LED outputs have on-board pull-ups. Outputs to Magnetics have also required termination resistors on board.

...