Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

Scroll Title
anchorTable_OV_IDS
titleInitial delivery state of programmable devices on the module.

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Storage device name

Content

Notes

Quad SPI Flash

U13

Empty

DDR3 SDRAMU1Empty
24LC64U11



...

Scroll Title
anchorTable_BP
titleBoot Processprocess.

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

MODE Signal State

Boot Mode

High or open

QSPI


...

Scroll Title
anchorTable_B2B
titleGeneral PL I/O to B2B connectors information.

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

FPGA BankB2B ConnectorI/O Signal CountVoltage LevelNotes
13JM148VCCO_13
500JM143.3V
33JM3343.3V
35JM3203.3V
35JM2223.3V
501JM238VMIO1MIO1 VREF is connected to resistor divider to support HSTL18


...

Scroll Title
anchorTable_JTG
titleJTAG pins Connectionconnection

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

JTAG Signal

B2B Pin

TMSJM2-12
TDIJM2-10
TDOJM2-8
TCKJM2-6


...

Scroll Title
anchorTable_LED
titleOn-board LEDs.

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

SchematicColorConnected toActive LevelIO Standard
D9GreenDONELownot applicable
D8REDMIO7Highnot applicable
D4GreenPL pin V18HighLVCMOS33


...

Scroll Title
anchorTable_ETH
titleEthernet PHY to Zynq SoC connections.

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

SchematicETH1ETH2PullupNotes
CTREFJ3-57J3-25
Magnetics center tap voltage
TD+J3-58J3-28on-board
TD-J3-56J3-26on-board
RD+J3-52J3-22on-board
RD-J3-50J3-20on-board
LED1J3-55J3-23on-board
LED2J3-53J3-21on-board
LED3J3-51J3-19on-board
POWERDOWN/INTL21R20on-chipIt is recommended to configure FPGA I/O as input with Pullup or as output driving 1 if Interrupt not used.
RESET_NM15R16on-chipIt is recommended to configure FPGA I/O as input with Pullup or as output (active low PHY Reset).


...

title
Scroll Title
anchorTable_CAN_MIO
titleCAN Tranciever interface MIOs
anchorTable_CAN

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

MIO PinSchematicU16 PinNotes
MIO8D1
MIO9R4
Scroll Title
CAN Tranciever pins.
Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
stylewidths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue
MIO PinSchematicU16 PinNotes
MIO8D1MIO9R4


Low Quiescent Current Programmable Delay Supervisory Circuit

...

Scroll Title
anchorTable_PWR_PC
titlePower Consumption.

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Power Input PinTypical Current
VINTBD*


...